Claims
- 1. A semiconductor device formed on a semiconductor substrate, comprising:
- an MOS transistor formed at a surface of said semiconductor substrate and used as a capacitive element;
- a first power supply interconnection formed above said semiconductor substrate for applying a first power supply potential to a source region and a drain region of said MOS transistor;
- a second power supply interconnection formed above said first power supply interconnection for applying a second power supply potential different from said first power supply potential to a gate electrode of said MOS transistor; and
- a third power supply interconnection formed above said second power supply interconnection to be in parallel therewith, and connected to said second power supply interconnection.
- 2. The semiconductor device as recited in claim 1, further comprising:
- a down-converting circuit for down-converting an external power supply voltage to produce an internal power supply voltage and applying the internal power supply voltage between at least one of said second and third power supply interconnections and said first power supply interconnection; and
- a load circuit connected between at least one of said second and third power supply interconnections and said first power supply interconnection.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-136945 (P) |
May 1996 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/760,008 filed Dec. 3, 1996 now U.S. Pat. No. 5,789,808.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
4-260341 |
Sep 1992 |
JPX |
5-174578 |
Jul 1993 |
JPX |
7-297188 |
Nov 1995 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
760008 |
Dec 1996 |
|