Since the invention of integrated circuits, the semiconductor industry has experienced continuous rapid growth due to constant improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in the minimum feature size, allowing more components to be integrated into a given chip area. These integration improvements are essentially two-dimensional (2D) in nature, in that the volume occupied by the integrated components is essentially on the surface of the semiconductor wafer. Although dramatic improvements in lithography have resulted in considerable improvements in 2D integrated circuit formation, there are physical limitations to the density that can be achieved in two dimensions. One of these limitations is the minimum size needed to make these components. Also, when more devices are put into one chip, more complex designs are required.
One packaging technique that has been developed is Package-on-Package (PoP). As the name implies, PoP is a semiconductor packaging innovation that involves stacking one package on top of another package. For example, a PoP device may combine vertically discrete memory and logic ball grid array (BGA) packages. In PoP package designs, the top package may be interconnected to the bottom package through peripheral solder balls, wire bonding, or the like.
For a more complete understanding of the present embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
a-1c depict cross-sectional and plan views of an embodiment;
a-2c depict an enlarged cross-sectional view of a block in accordance with embodiments;
a-4j depict a process flow for the construction of an embodiment.
The making and using of embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosed subject matter, and do not limit the scope of the different embodiments.
Embodiments will be described with respect to a specific context, namely a Package-on-Package (PoP) structure with integrated passive devices (IPDs). Specific embodiments will highlight the use of discrete blocks, such as discrete silicon or SiO2 blocks, encased within a molding compound. The discrete blocks may be used to form IPDs, through vias (TVs) (e.g., through-silicon vias (TSVs), and/or the like, to provide electrical connections in PoP applications. Other embodiments may be used in other applications, such as with interposers, packaging substrates, or the like.
a depicts a cross-sectional view of a first package 10 in accordance with an embodiment. The first package 10 comprises a first interconnect layer 11 having one or more dies (one die 12 being shown) coupled thereto. The first interconnect layer 11 may comprise one or more layers of dielectric material 16 with conductive features (illustrated as conductive features 15) formed therein. In an embodiment, the layers of dielectric material 16 are formed of a photo-sensitive material such as polybenzoxazole (PBO), polyimide (PI), benzocyclobutene (BCB), or the like, which may be easily patterned using a lithography mask similar to a photo resist. In alternative embodiments, the layers of dielectric material 16 may be formed of a nitride such as silicon nitride, an oxide such as silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate glass (BPSG), or the like. In an alternative embodiment the first interconnect layer 11 may comprise an interposer or packaging substrate, such as a silicon interposer, organic substrate, a laminate substrate (e.g., a 1-2-1 laminate substrate), or the like. As illustrated in
The die 12 is laterally encased in a material layer, such as a molding compound 14, which may have one or more connection blocks 20 positioned therein. As illustrated in
Over the die 12, molding compound 14, and the connection blocks 20 may be a second interconnect layer 13. The second interconnect layer 13 may comprise one or more layers of dielectric material 18 with conductive features (illustrated as conductive features 9) formed therein. In an embodiment, the layers of dielectric material 18 are formed of a photo-sensitive material such as polybenzoxazole (PBO), polyimide (PI), benzocyclobutene (BCB), or the like, which may be easily patterned using a lithography mask similar to a photo resist. In alternative embodiments, the layers of dielectric material 18 may be formed of a nitride such as silicon nitride, an oxide such as silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate glass (BPSG), or the like. In an alternative embodiment the second interconnect layer 13 may comprise an interposer or packaging substrate, such as a silicon interposer, organic substrate, a laminate substrate (e.g., a 1-2-1 laminate substrate), or the like. Additionally, the second interconnect layer 13 may include a set of second external contacts 7 (provided through conductive features 9) for connection to another device, such as a die, a stack of dies, a package, an interposer, and/or the like. The another device may connect via solder bumps/balls, wire bonding, or the like through the second external contacts 7.
As illustrated in
Embodiments such as that illustrated in
a depicts an embodiment of the connection block 20. The connection block 20 comprises a structural material 21, such as silicon, silicon dioxide (SiO2), or the like. Holes in the structural material 21 form one or more TVs 24 and one or more integrated passive devices (IPDs) 22, such as a trench capacitor as illustrated in
b-2c illustrate that, in another embodiment the IPD 22 comprises an inductor 29.
c illustrates an alternative embodiment in which, rather than being formed in a single metallization layer 27 on one side of the connection block 20, the inductor 29 may be formed through the connection block 20. For example, TVs may be formed within the connection block 20 in order to provide vertical sections of the inductor 29, while the vertical sections of the inductor 29 may be connected with each other by forming connections in the metallization layers 27 located on both sides of the connection block 20.
In an embodiment in which the connection blocks 20 are formed of silicon, any suitable semiconductor processing techniques may be used to form the connection blocks 20. For example, photolithography techniques may be utilized to form and pattern a mask to etch vias and trenches in the silicon in accordance with a desired pattern. The trenches may be filled with the appropriate conductive, dielectric, and/or resistive materials using suitable techniques, including chemical vapor deposition, atomic layer deposition, electro-plating, and/or the like. Thinning techniques may be utilized to perform wafer thinning to expose the TVs along a backside. Thereafter, a singulation process may be performed to form the connection blocks 20 as illustrated in
In an embodiment, the second package 32 includes several stacked memory chips 31. The memory chips 31 may be electrically coupled to each other through, for example, through vias, wire bonds, or the like, represented in
As described above, in the embodiment depicted in
The first package 10 also includes a molding compound 14 encasing the die 12 and the connection blocks 20. The molding compound 14 may be formed from a variety of suitable molding compounds. As depicted in
a-4j depict various intermediate stages in a method for forming an embodiment. Referring first to
As illustrated in
c illustrates the molding compound 14 disposed encasing the die 12 and the connection blocks 20. In an embodiment, the molding compound 14 comprises a molding compound formed on the structures shown through compression molding, for example. In another embodiment, a polymer-comprising material, such as a photo-sensitive material such as PBO, polyimide, BCB, or the like, may be used. The molding compound 14 may be applied in a liquid form, which is dispensed and then cured. A top surface of the molding compound 14 is higher than the top surfaces of the die 12 and the connection blocks 20.
Shown in
In
In accordance with some embodiments, the formation of the first interconnect layer 11 may include forming a dielectric material, etching and removing portions of the dielectric material, forming an under-bump-metallurgy (UBM, not shown) over the dielectric material, forming and patterning a photo resist (not shown) to cover portions of the UBM, and plating a metallic material to form the first set of external contact pads 17. The exposed portions of the UBM are then removed. The first set of external contact pads 17 may be formed of copper, aluminum, tungsten, or the like.
f shows a second carrier 42 with a release film coating 46 attached to the top side of the first interconnect layer 11. The release film coating 46 of the second carrier 42 may be similar to the release film coating 46 of the first carrier 41. The wafer is then flipped over.
In
h depicts the second interconnect layer 13 formed over the die 12 and connection blocks 20. The second interconnect layer 13 may be constructed of dielectric materials 18 similar to dielectric materials 16 as described in reference to
i depicts a third carrier 43 attached to the backside of the wafer. The second carrier 42 is removed in a fashion similar to the first carrier 41. Solder balls 19 may be placed along the top side of the wafer forming a BGA in contact with the first set of external contact pads 17 as shown in
Finally,
In an embodiment, a semiconductor device having a die, a first material, and a second material is provided. The second material and the first material are positioned along a major axis of the die. The first material comprises one or more conductive features extending through the first material.
In another embodiment, a semiconductor device comprising a top package and a bottom package is provided. The bottom package comprises a die and a connection block separated from the die by a molding compound.
In yet another embodiment, a method of forming a semiconductor device is provided. The method comprises providing a die and a connection block having one or more conductive elements. A layer comprising the die and the connection block separated by a material layer, wherein the connection block is formed of a material different from the material layer, is formed.
Although the present embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Number | Name | Date | Kind |
---|---|---|---|
6281046 | Lam | Aug 2001 | B1 |
6335565 | Miyamoto et al. | Jan 2002 | B1 |
7105920 | Su et al. | Sep 2006 | B2 |
8093722 | Chen et al. | Jan 2012 | B2 |
8105875 | Hu et al. | Jan 2012 | B1 |
8263439 | Marimuthu et al. | Sep 2012 | B2 |
8293580 | Kim et al. | Oct 2012 | B2 |
8476769 | Chen et al. | Jul 2013 | B2 |
8503186 | Lin et al. | Aug 2013 | B2 |
8508045 | Khan et al. | Aug 2013 | B2 |
8754514 | Yu et al. | Jun 2014 | B2 |
8928114 | Chen et al. | Jan 2015 | B2 |
8975726 | Chen et al. | Mar 2015 | B2 |
20020117743 | Nakatani et al. | Aug 2002 | A1 |
20040187297 | Su et al. | Sep 2004 | A1 |
20040256731 | Mao et al. | Dec 2004 | A1 |
20060133056 | Wyrzykowska et al. | Jun 2006 | A1 |
20070161266 | Nishizawa | Jul 2007 | A1 |
20080006936 | Hsu | Jan 2008 | A1 |
20080142976 | Kawano | Jun 2008 | A1 |
20080220563 | Karnezos | Sep 2008 | A1 |
20080277800 | Hwang et al. | Nov 2008 | A1 |
20090057862 | Ha et al. | Mar 2009 | A1 |
20090155957 | Chen et al. | Jun 2009 | A1 |
20100112756 | Amrine et al. | May 2010 | A1 |
20100127345 | Sanders et al. | May 2010 | A1 |
20100133704 | Marimuthu et al. | Jun 2010 | A1 |
20100155922 | Pagaila et al. | Jun 2010 | A1 |
20100237482 | Yang et al. | Sep 2010 | A1 |
20110037157 | Shin et al. | Feb 2011 | A1 |
20110062592 | Lee et al. | Mar 2011 | A1 |
20110090570 | DeCusatis et al. | Apr 2011 | A1 |
20110156247 | Chen et al. | Jun 2011 | A1 |
20110163391 | Kinzer et al. | Jul 2011 | A1 |
20110186960 | Wu et al. | Aug 2011 | A1 |
20110215464 | Guzek et al. | Sep 2011 | A1 |
20110260336 | Kang et al. | Oct 2011 | A1 |
20120032340 | Choi et al. | Feb 2012 | A1 |
20120038053 | Oh et al. | Feb 2012 | A1 |
20120161315 | Lin et al. | Jun 2012 | A1 |
20120208319 | Meyer et al. | Aug 2012 | A1 |
20120273960 | Park et al. | Nov 2012 | A1 |
20120319294 | Lee et al. | Dec 2012 | A1 |
20120319295 | Chi et al. | Dec 2012 | A1 |
20130009322 | Conn et al. | Jan 2013 | A1 |
20130009325 | Mori et al. | Jan 2013 | A1 |
20130062760 | Hung et al. | Mar 2013 | A1 |
20130062761 | Lin et al. | Mar 2013 | A1 |
20130093078 | Lin et al. | Apr 2013 | A1 |
20130105991 | Gan et al. | May 2013 | A1 |
20130181325 | Chen et al. | Jul 2013 | A1 |
20130182402 | Chen et al. | Jul 2013 | A1 |
20130256836 | Hsiao et al. | Oct 2013 | A1 |
20140103488 | Chen et al. | Apr 2014 | A1 |
20140110856 | Lin | Apr 2014 | A1 |
20150093881 | Chen et al. | Apr 2015 | A1 |
20150115464 | Yu et al. | Apr 2015 | A1 |
20150115470 | Su et al. | Apr 2015 | A1 |
Number | Date | Country |
---|---|---|
101315924 | Dec 2008 | CN |
1020120075855 | Jul 2012 | KR |
1020120094182 | Aug 2012 | KR |
1020120098844 | Sep 2012 | KR |
200919632 | May 2009 | TW |
2011090570 | Jul 2011 | WO |
Entry |
---|
Cheah, Bok Eng, et al., “A Novel Inter-Package Connection for Advanced Package-on-Package Enabling,” IEEE Electronic Components and Technology Conference, May 31, 2011-Jun. 3, 2011, pp. 589-594. |
Zhang, Y., et al., “Lead-Free Bumping and It's Challenges,” IWPLC Conference Proceedings, Oct. 10, 2004, 8 pages. |
Number | Date | Country | |
---|---|---|---|
20140070422 A1 | Mar 2014 | US |