Present semiconductor packages and methods for forming semiconductor packages are inadequate, for example resulting in excess cost, decreased reliability, or package sizes that are too large. Further limitations and disadvantages of conventional and traditional approaches will become apparent to one of skill in the art, through comparison of such approaches with the present disclosure as set forth in the remainder of the present application with reference to the drawings.
Various aspects of this disclosure provide a method for manufacturing a semiconductor device and a semiconductor device produced thereby. For example and without limitation, various aspects of this disclosure provide a method for manufacturing a semiconductor device, and a semiconductor device produced thereby, that comprises a transparent, translucent, non-opaque, or otherwise optically-transmissive, external surface.
The following discussion presents various aspects of the present disclosure by providing examples thereof. Such examples are non-limiting, and thus the scope of various aspects of the present disclosure should not necessarily be limited by any particular characteristics of the provided examples. In the following discussion, the phrases “for example,” “e.g.,” and “exemplary” are non-limiting and are generally synonymous with “by way of example and not limitation,” “for example and not limitation,” and the like.
As utilized herein, “and/or” means any one or more of the items in the list joined by “and/or”. As an example, “x and/or y” means any element of the three-element set {(x), (y), (x, y)}. In other words, “x and/or y” means “one or both of x and y.” As another example, “x, y, and/or z” means any element of the seven-element set {(x), (y), (z), (x, y), (x, z), (y, z), (x, y, z)}. In other words, “x, y and/or z” means “one or more of x, y, and z.”
The terminology used herein is for the purpose of describing particular examples only and is not intended to be limiting of the disclosure. As used herein, the singular forms are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “includes,” “comprising,” “including,” “has,” “have,” “having,” and the like when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element. Thus, for example, a first element, a first component or a first section discussed below could be termed a second element, a second component or a second section without departing from the teachings of the present disclosure. Similarly, various spatial terms, such as “upper,” “lower,” “side,” and the like, may be used in distinguishing one element from another element in a relative manner. It should be understood, however, that components may be oriented in different manners, for example a semiconductor device may be turned sideways so that its “top” surface is facing horizontally and its “side” surface is facing vertically, without departing from the teachings of the present disclosure. Additionally, the term “on” will be utilized in the document to mean both “on” and “directly on” (e.g., with no intervening layer).
Various aspects of the present disclosure provide a semiconductor device comprising a transparent, translucent, non-opaque, or otherwise optically-transmissive, external carrier, wafer, or layer and a manufacturing method thereof. As utilized herein, the term “optically-transmissive” refers to a characteristic of a material that permits passage of light through the material. Furthermore, unless otherwise qualified, the term “light” is used to refer to electromagnetic radiation in the visible light spectrum, i.e., 400-790 terahertz (THz), as well as electromagnetic radiation in the near-infrared light spectrum, i.e., 120-400 THz, and near-ultraviolet light spectrum, i.e., 790-1000 THz.
In the drawings, various dimensions (e.g., layer thickness, width, etc.) may be exaggerated for illustrative clarity. Additionally, like reference numbers are utilized to refer to like elements through the discussions of various examples.
The discussion will now refer to various example illustrations provided to enhance the understanding of the various aspects of the present disclosure. It should be understood that the scope of this disclosure is not limited by the specific characteristics of the examples provided and discussed herein.
Cross-sectional views illustrating a method of manufacturing a semiconductor device 100, in accordance with various aspects of the present disclosure, are shown in
As shown in
A first dielectric layer 111 such as, for example, an inorganic dielectric layer (e.g., a silicon oxide layer, a silicon nitride layer, oxide layer, nitride layer, etc.) may be (or may have been) formed on the surface of the carrier 110. For example, the first dielectric layer 111 may have been (or may be) formed through an oxidation process. For example, a silicon oxide layer and/or silicon nitride layer of a predetermined thickness may be formed by supplying oxygen gas and/or nitride gas to a silicon wafer at a temperature of approximately 900° C. or higher (e.g., a thermal oxidation process, etc.). The first dielectric layer 111, or a portion thereof, may also comprise a native oxide layer naturally formed on the carrier 110 without manufacturing process assistance. The first dielectric layer 111 may also be referred to herein as a protective layer. The first dielectric layer 111 may, for example, be from 0.01 to 0.8 microns thick.
In comparison to a polymer layer that is an organic material, a layer of inorganic material (e.g., a silicon oxide layer, a silicon nitride layer, etc.) may allow (or assist) a photoetching process to be performed more accurately, so that a conductive layer of a relatively finer line/space/thickness (e.g., trace width, spacing between adjacent traces, and/or trace thickness) may be formed on the layer of inorganic material. For example, a conductive layer with a line/space/thickness of about 2/2/2 micrometers (μm) to about 10/10/10 μm may be formed on a layer of inorganic material (e.g., on a silicon oxide (or silicon dioxide) layer, silicon nitride layer, oxide layer, nitride layer, etc.). The scope of the present disclosure is not limited to inorganic dielectric materials. For example, in various example implementations, the dielectric layer 111 may comprise an organic material. Additionally, the carrier 110 need not be provided with the dielectric layer 111.
As shown in
The first seed layer and/or any seed layer discussed herein may be formed of any of a variety of materials, including but not limited to tungsten, titanium, equivalents thereof, combinations thereof, alloys thereof, etc. The first seed layer may be formed utilizing any of a variety of processes. For example, the first seed layer may be formed utilizing one or more of an electroless plating process, an electrolytic plating process, a sputtering process, etc. For example, the first seed layer may be formed of TiW with a Cu target. The first seed layer and/or any seed layer discussed herein may also be referred to as a conductive layer. Also, any seed layer discussed herein may be formed utilizing the same or similar materials and/or processes, or may be formed utilizing different respective materials and/or processes. Additionally, the first seed layer and/or any seed layer discussed herein may comprise multiple layers. As an example, the first seed layer may comprise a first TiW layer and a second Cu layer.
The first conductive layer 121 may be formed of any of a variety of materials. For example, the first conductive layer 121 may be formed of copper, aluminum, gold, silver, palladium, equivalents thereof, combinations thereof, alloys thereof, other conductive materials, etc. The first conductive layer 121 may, for example, be formed utilizing any of a variety of processes. For example, the first conductive layer 121 may be formed utilizing one or more of an electroless plating process, an electrolytic plating process, a sputtering process, etc. The patterning or routing of the first conductive layer 121 may, for example, be accomplished utilizing any of a variety of processes. For example, the first conductive layer 121 may be patterned or routed utilizing a photoetching process using a photoresist, etc. For example, photoresist may be spin coated (or otherwise applied, such as a dry film, etc.) on a seed layer. The photoresist may then be set using, for example, a masking and illumination process. Then portions of the photoresist may be etched away, residual photoresist may be removed in a descum process, and drying (e.g., spin rinse drying) may be performed to form a template of photoresist. After forming the first conductive layer 121, the template may be stripped (e.g., chemically stripped, etc.), and the first seed layer that is exposed from the first conductive layer 121 may be etched.
The first conductive layer 121 and/or any conductive layer discussed herein may also be referred to as a redistribution layer. Also, any conductive layer discussed herein may be formed utilizing the same or similar materials and/or processes, or may be formed utilizing different respective materials and/or processes. Additionally, the first conductive layer 121, and/or the forming thereof, may share any or all characteristics with any other conductive layer, and/or the forming thereof, disclosed herein.
The second dielectric layer 122 may be formed of any of a variety of materials. For example, the second dielectric layer 122 may be formed of an organic material (e.g., polymers such as polyimide, Benzocyclobutene (BCB), Polybenzoxazole (PBO), equivalents thereof, combinations thereof, etc.). Also for example, the second dielectric layer 122 may be formed of an inorganic material. The second dielectric layer 122 may be formed utilizing any of a variety of processes. For example, the second dielectric layer 122 may be formed utilizing one or more of spin coating, spray coating, dip coating, rod coating, equivalents thereof, combinations thereof, etc. The second dielectric layer 122 and/or any dielectric layer discussed herein may also be referred to as a passivation layer. Also, any dielectric layer discussed herein may be formed utilizing the same or similar materials and/or processes, or may be formed utilizing different respective materials and/or processes. Additionally, the second dielectric layer 121, and/or the forming thereof, may share any or all characteristics with any other dielectric layer, and/or the forming thereof, disclosed herein.
As discussed herein, in an example implementation, since the first conductive layer 121, with or without an underlying seed layer, may be formed on the inorganic first dielectric layer 111 (e.g., directly on the inorganic first dielectric layer 111), it may be formed or more easily formed to have a finer line/space/thickness in comparison to other conductive layers, which may be formed on organic dielectric layers.
Formation of the first conductive layer 121, with or without a seed layer, and the second dielectric layer 122 may be repeated any number of times utilizing the same materials and/or processes or different respective materials and/or processes. The example illustrations in FIGS. 1B-1J show two formations of such layers. As such, the layers are provided with similar labels in the figures (e.g., repeating the first conductive layer 121 and the second dielectric layer 122).
An opening or aperture 122a may be formed in the second dielectric layer 122, and a specific area of the first conductive layer 121 may be exposed to the outside through the opening 122a. The opening 122a may be formed in any of a variety of manners (e.g., mechanical and/or laser ablation, chemical etching, photolithography, etc.). The second dielectric layer 122 (or any dielectric layer discussed herein) may also be originally formed having opening 122a, for example by masking, or other selective dielectric layer formation process.
As shown in
Continuing the example implementation, the second conductive layer 123 may be formed on the second seed layer. For example, the second conductive layer 123 may be formed to fill or at least cover side surfaces of the opening 122a in the second dielectric layer 122. The second conductive layer 123 may be formed using the same materials and/or processes as the first conductive layer 121, or may be formed using different respective materials and/or processes. The second conductive layer 123 may also be referred to herein as a redistribution layer.
The second conductive layer 123 may then be covered with the third dielectric layer 124. The third dielectric layer 124 may be formed of any of a variety of materials and/or utilizing any of a variety of dielectric-forming processes. For example, the third dielectric layer 124 may be formed utilizing the same materials and/or processes as utilized to form the second dielectric layer 122.
An opening or aperture 124a may be formed in the third dielectric layer 124, and a specific area of the second conductive layer 123 may be exposed to the outside through the opening 124a. The opening 124a may be formed in any of a variety of manners such as, for example, mechanical and/or laser ablation, chemical etching, etc. Alternatively, the third dielectric layer 124 may be originally formed with the opening 124a therein.
An under bump seed layer (not shown) may be formed inside of the opening 124a such as, for example, on side walls of the opening 124a formed in the third dielectric layer 124 and/or on the second conductive layer 123 exposed by the opening 124a. Alternatively or additionally, the under bump seed layer may be formed outside of the opening 124a such as, for example, on the top surface of the third dielectric layer 124 around and/or encircling the opening 124a. As discussed herein, the under bump seed layer may be formed using the same materials and/or processes as used to form the first seed layer and/or the second seed layer, or may be formed using different respective materials and/or processes. The under bump seed layer or any seed layer discussed herein may also be referred to herein as a conductive layer.
An under bump metal 125 may be formed on the under bump seed layer. The under bump metal 125 may be formed of any of a variety of materials, non-limiting examples of which are presented herein. For example, the under bump metal 125 may be formed of at least one of chrome, nickel, palladium, gold, silver, alloys thereof, combinations thereof, equivalents thereof, etc. The under bump metal 125 may, for example, comprise Ni and Au. Then under bump metal 125 may also, for example, comprise Cu, Ni, and Au. The under bump metal 125 may be also formed utilizing any of a variety of processes, non-limiting examples of which are presented herein. For example, the under bump metal 125 may be formed utilizing one or more of an electroless plating process, electroplating process, sputtering process, etc. The under bump metal 125 may, for example, prevent or inhibit the formation of an intermetallic compound at the interface between the conductive interconnection structure 160 and the second conductive layer 123, thereby improving the reliability of the connection to the conductive interconnection structure 160. The under bump metal 125 may also be referred to herein as a conductive layer. The under bump metal 125 may comprise multiple layers. For example, the under bump metal 125 may comprise a first layer of Ni and a second layer of Au.
Though not illustrated in
For discussion purposes herein, the first conductive layer 121, the second dielectric layer 122, the second conductive layer 123, and the third dielectric layer 124 may be considered to be components of an interposer 120. Furthermore, the under bump metal 125 and the pad 126 described herein may also be considered to be components of the interposer 120. The term “interposer” is used herein to refer to a general redistribution structure (e.g., a dielectric and conductor layered structure) that is interposed between other structures, and the scope of this disclosure should not be limited or defined by arbitrary notions regarding interposer composition.
As shown in
As shown in
As shown in
As shown in
The pad 126 may then be formed on the micro bump seed layer. In an example implementation, the first seed layer, on which the first conductive layer 121 was formed, and the micro bump seed layer, on which the pad 126 was formed, may be interposed between the first conductive layer 121 and the pad 126. For example, the first seed layer and the micro bump seed layer may be directly connected to each other or mutually facing each other. In various example implementations, the forming of the micro bump seed layer might be skipped, and the pad 126 may be formed on the first seed layer exposed through the opening 111a.
The pad 126 may comprise any of a variety of materials, non-limiting examples of which are provided herein. For example, the pad 126 may comprise copper, aluminum, gold, silver, palladium, general conductive material, conductive material, equivalents thereof, combinations thereof, alloys thereof, any conductive material discussed herein, etc. In an example implementation, the pad 126 may comprise Ni and Au. In another example implementation, the pad 126 may comprise Ni, Au, and Cu. The pad 126 may be formed utilizing any of a variety of processes, non-limiting examples of which are provided herein. For example, the pad 126 may be formed utilizing one or more of an electroless plating process, an electrolytic plating process, a sputtering process, etc.
The pad 126 is shown in
The pad 126 may alternatively be formed in an aperture in the first dielectric layer 111 near the beginning of the overall process shown in
As shown in
In an example implementation, an underfill 150 may be formed between the semiconductor die 130 and the first dielectric layer 111, for example surrounding portions of the conductive bumps 131 and pads 126 that are exposed to (and thus encapsulated by) the underfill 150. The underfill 150 may comprise any of a variety of underfill materials. Also the underfill 150 may be formed utilizing any of a variety of processes (e.g., a capillary underfilling process, utilizing a pre-applied underfill material, etc.). The underfill 150 between the semiconductor die 130 and the interposer 120 (as various layers are illustratively grouped in
In the molding (or encapsulating) process, the semiconductor die 130 and/or interposer 120 may be encapsulated with a mold material 140 (e.g., a molding resin or other mold material or encapsulant), which may then be cured. In an example implementation, the mold material 140 may cover the side surfaces and top surface of the semiconductor die 130. In another example implementation, the mold material 140 may only cover the side surfaces of the semiconductor die 130 (or only respective portions thereof), thus leaving the top surface of the semiconductor die 130 exposed from the mold material 140. The mold material 140 may be formed in any of a variety of manners (e.g., compression molding, transfer molding, flood molding, etc.). The mold material 140 may comprise any of a variety of types of mold material. For example, the mold material 140 may comprise a resin, an epoxy, a thermosetting epoxy molding compound, a room temperature curing type, etc.
When the size of a filler (e.g., in inorganic filler or other particle component) of the mold material 140 is smaller (or substantially smaller) than the size of a space or a gap between the interposer 120 and the semiconductor die 130, the underfill 150 might not be utilized, and the mold material 140 may instead fill a space or gap between the interposer 120 and the semiconductor die 130. In such an example scenario, the underfilling process and the molding process may be combined into a single molding process with a molded underfill.
The semiconductor die 130, for example, may comprise any of a variety of types of semiconductor die, non-limiting examples of which are provided herein. For example, the semiconductor die 130 may comprise a digital signal processor (DSP), a microcontroller, a microprocessor, a network processor, a power management processor, an audio processor, a video processor, an RF circuit, a wireless baseband system-on-chip (SoC) processor, a sensor, an application specific integrated circuit, etc. One or more passive electrical components may also be mounted instead of and/or in addition to the semiconductor die 130.
As shown in
As further shown in
After attachment of the second WSS 2, the first WSS 1 may be separated from the third dielectric layer 124 and/or under bump metal 125. As discussed herein, the first WSS 1 may have been attached to the third dielectric layer 124 and/or to the under bump metal 125 utilizing a temporary adhesive that loses it adhesion (or a substantial portion thereof) when exposed to thermal energy, laser (or light) energy, chemical agents, etc. The separation of the first WSS 1 from the third dielectric layer 124 and/or under bump metal 125 may, for example, be performed by exposing the temporary adhesive to the energy and/or chemicals that cause the adhesive to loosen. In an example scenario in which a release layer was utilized to attach a glass WSS 1, the release layer (e.g., between the adhesive and the first WSS 1) may be subjected to laser (or light) irradiation through the glass WSS 1, to effect or assist with the release of the first WSS 1 from the adhesive. Other forms of wafer support system attachment/detachment may be utilized (e.g., vacuum attachment, mechanical attachment, etc.). Adhesive utilized to attach the first WSS 1 may, for example, be removed with a solvent if necessary.
The conductive interconnection structure 160 (or a plurality thereof) may be electrically connected to the exposed under bump metal 125 (e.g., exposed after removal of the first WSS 1). At this point, for example while the optically-transmissive layer 2 is attached to the semiconductor die 130 and the mold material 140, the conductive interconnection structure 160 may be electrically connected to the under bump metal 125.
The conductive interconnection structure 160 may comprise any of a variety of characteristics, non-limiting examples of which are presented herein. For example, the conductive interconnection structure 160 may be formed of one of a eutectic solder (Sn37Pb), a high lead solder (Sn95Pb), a lead-free solder (SnAg, SnAu, SnCu, SnZn, SnZnBi, SnAgCu, and SnAgBi), combination thereof, equivalents thereof, etc. The conductive interconnection structure 160 (and/or any conductive interconnection structure discussed herein) may, for example, comprise a conductive ball (e.g., a solder ball, a copper-core solder ball, etc.), a conductive bump, a conductive pillar or post (e.g., a copper pillar, a solder-capped copper pillar, a wire, etc.), etc.
The conductive interconnection structure 160 may, for example, be connected to the under bump metal 125 utilizing any of a variety of reflow and/or plating processes. For example, volatile flux may be deposited (e.g., dotted, printed, etc.) on the under bump metal 125, the conductive interconnection structure 160 may be deposited (e.g., dropped, etc.) on the volatile flux, and then a reflow temperature of about 150° C. to about 250° C. may be provided. At this point, the volatile flux may, for example, be volatized and completely removed.
The conductive interconnection structure 160, as mentioned above, may be referred to as a conductive bump, a conductive ball, a conductive pillar, a conductive post, a conductive wire, etc., and may, for example, be mounted on a rigid printed circuit board, a flexible printed circuit board, a lead frame, etc. For example, the semiconductor die 130 including the interposer 120 may then be electrically connected (e.g., in a flip-chip form or similar to a flip-chip form, etc.) to any of a variety of substrates (e.g., motherboard substrates, packaging substrates, lead frame substrates, etc.).
As shown in
The interposer 120 (or package or device 100) may, for example, be formed in a mass configuration (e.g., in a wafer, panel, strip, matrix, etc.) or as a single unit. In a scenario in which the interposer 120 (or package or device 100) is formed in a mass configuration, after the separating of the second WSS 2 (or before such separation), the interposer 120, the mold material 140, and/or the optically-transmissive layer 170 may be singulated or cut (e.g., sawn by a diamond blade or laser beam, snap-separated, pull-separated, etc.). In such a scenario, the side surfaces of the interposer 120, the mold material 140, and/or the optically-transmissive layer 170 may be made coplanar by such a singulation process. In an example scenario, a plurality of the packages or devices 100 may be placed (e.g., mold side down) on a saw tape, and then sawed. The saw may, for example, cut through the packages or devices 100 and partially through the saw tape. After sawing, the packages or devices 100 may be baked. After singulation, the individual packages or devices 100 may be individually inserted into trays (e.g., utilizing a pick and place process).
In accordance with the example illustrated in
Referring to
The interposer 220, or general grouping of layers, may for example comprise: a first seed layer 221a below a first dielectric layer 211 such as, for example, a silicon oxide layer and/or a silicon nitride layer; a first conductive layer 221 below the first seed layer 221a; a second dielectric layer 222 covering the first conductive layer 221 or portions thereof; a second seed layer 223a below the first conductive layer 221; a second conductive layer 223 below the second seed layer 223a; and a third dielectric layer 224 covering the second conductive layer 223 or portions thereof. The line/space/thickness of the first conductive layer 221 may be smaller than those of the second conductive layer 223.
The interposer 220 may comprise the micro bump seed layer extending into and/or through the first dielectric layer 211 such as, for example, through an opening 211a formed therein and on the first seed layer 221a, a pad or micro bump pad 226 (hereinafter pad 226) on the micro bump seed layer 226a, an under bump seed layer 225a below the second conductive layer 223, and an under bump metal 225 below the under bump seed layer 225a. In an example implementation, the first seed layer and the micro bump seed layer are directly and electrically connected to each other.
As discussed, the term “interposer” may be utilized herein to conveniently group various layers for discussion. However, an interposer or interposer structure may comprise any of a variety of the layers discussed herein, and is not limited to any particular set of layers.
The conductive bump 231 may be on the semiconductor die 230, and the conductive bump 231 may be electrically connected to the pad 226 through the solder 232. The underfill 250 may be located between the semiconductor die 230 and the interposer 220 such as on the first dielectric layer 211, and the mold material 240 may surround side surfaces of the semiconductor die 230 and the underfill 250. In the illustrated example, since the mold material 240 surrounds only the side surfaces of the semiconductor die 230 but does not surround or cover the top surface 233, the top surface 233 of the semiconductor die 230 may be optically-exposed to the outside via the optically-transmissive layer 270. Furthermore, the top surface of the semiconductor die 230 and the top surface 243 of the mold material 240 may be coplanar.
The conductive interconnection structure 260 may, for example, be connected to the under bump metal 226 and may also be mounted on a substrate as discussed herein.
Labels (1), (2), and (3) shown in
Also, in comparison to the semiconductor device 100 discussed with regard to
Referring to
The example method of manufacturing the semiconductor device 300 may, for example, comprise providing a carrier 310, forming an under bump metal 321, forming a first conductive layer 323, forming a second conductive layer 325, forming a pad or micro bump pad 327 (hereinafter pad 327) attaching a semiconductor die 330, molding with a mold material 340, attaching a optically-transmissive layer 370 (e.g., a wafer, a panel, a singulated component of a wafer or panel, etc.), attaching a first WSS 1, removing the carrier 310, connecting a conductive interconnection structure 360, and separating the first WSS 1.
As shown in
As shown in
An opening 322a (or aperture) may, for example, be formed in the first dielectric layer 322, and a specific area of the under bump metal 321 (e.g., the entire top surface, a portion of the top surface, a center region of the top surface, etc.) may be exposed to the outside through the opening 322a. The opening 322a may be formed in any of a variety of manners (e.g., mechanical and/or laser ablation, chemical etching, photolithography, etc.). The first dielectric layer 322 (or any dielectric layer discussed herein) may also be originally formed having opening 322a, for example by masking, or other selective dielectric layer formation process.
As shown in
The first conductive layer 323 may then be covered with a second dielectric layer 324. The second dielectric layer 324 may also be referred to as a passivation layer. The second dielectric layer 324 and/or the forming thereof may, for example, share any or all characteristics with any other dielectric layer and/or the forming thereof discussed herein.
An opening or aperture 324a may, for example, be formed in the second dielectric layer 324, and a specific area of the first conductive layer 323 may be exposed to the outside through the opening 324a. The opening 324a and/or the forming thereof may, for example, share any or all characteristics with any other dielectric layer opening and/or the forming thereof discussed herein.
In the example illustrated in
As shown
Further, the forming of the second conductive layer 325 (e.g., with or without a seed layer) and the third dielectric layer 326 may be repeated any number of times (e.g., utilizing the same materials and/or processes or different respective materials and/or processes). The example illustrations in
As shown in
The pads 327 and the conductive vias 328 may then be formed on the seed layer. As shown, the conductive vias 328 in some embodiments may comprise conductive pillars. However, the conductive vias 328 in some embodiments may be through-mold-vias (TMVs), which may contain or be made of solder, wire, and/or pillars. Furthermore, such pillars may be plated. The seed layer may be interposed between the second conductive layer 325 and the conductive via 328. Each pad 327 and/or the forming thereof may share any or all characteristics with any other pad or micro bump pad and/or the forming thereof discussed herein. Similarly, each conductive via 328 and/or the forming thereof may share any or all characteristics with any other conductive via and/or the forming thereof discussed herein. The seed layer, pads 327, and/or conductive vias 328 may also be referred to herein as a conductive layer.
For discussion purposes herein, the under bump metal 321, the first dielectric layer 322, the first conductive layer 323, the second dielectric layer 324, the second conductive layer 325, the third dielectric layer 326, and the pad 327 may be considered to be components of an interposer 320.
As shown in
In an example implementation, an underfill 350 may be formed between the semiconductor die 330 and the interposer 320 (e.g., the third dielectric layer 326), for example, surrounding portions of the conductive bumps 331 and pads 327 that are exposed to (and thus encapsulated by) the underfill 350. The underfill 350 and/or the forming thereof may, for example, share any or all characteristics with any underfill and/or the forming thereof discussed herein.
In the molding or encapsulating process, the semiconductor die 330 and/or interposer 320 may be encapsulated with a mold material 340 (e.g., a molding resin or other mold material or encapsulant), which may then be cured. In an example implementation, the mold material 340 only covers the side surfaces of the vias 328 and the semiconductor die 330 (or only respective portions thereof), thus leaving the top surface of the vias 328 and the semiconductor die 330 exposed from the mold material 340. In another example implementation, the mold material 340 covers the side surfaces and the top surface of the semiconductor die 330. The mold material 340 and/or the forming thereof may, for example, share any or all characteristics with any mold material and/or the forming thereof discussed herein.
As shown in
As further shown in
As shown in
As further shown in
As shown in
In the completed example semiconductor device 300, the top surface 333 of the semiconductor die 330 may be coplanar with the top surface 343 of the mold material 340. Furthermore, the top surface 333 of the semiconductor die 330 and the top surface 343 of the mold material 340 may be optically-exposed to the outside through the optically-transmissive layer 370. In this manner, the optically-transmissive layer 370 may improve optical characteristics of the semiconductor die 330 via lenses, antireflective coatings, filters, and/or refractive indices of the materials comprising the optically-transmissive layer 370.
As described above, the example semiconductor device 300 according to various aspects of the present disclosure may be completed by forming the interposer on a carrier in a build-up or stack manner, electrically connecting the semiconductor die to the interposer, molding the semiconductor die with molding material, removing the carrier and forming the conductive interconnection structure on the interposer. Therefore, in the semiconductor device 300, misalignment between the first conductive layer and the under bump metal is reduced or eliminated. In addition, in the example semiconductor device 300, the under bump metal is first formed and the conductive layer, dielectric layer, and micro bump are then formed, thereby simplifying overall fabrication process of the semiconductor device 300.
Referring to
The example method of manufacturing the semiconductor device 400 may, for example, comprise providing a carrier 410, forming a first conductive layer 423 on the carrier 410, forming a pad, micro bump pad, or under bump metal 425 (hereinafter pad 425), attaching a semiconductor die 430, molding with a mold material 440, forming an under bump metal 465, and connecting a conductive interconnection structure 460.
As shown in
As shown in
As shown in
The pads 425 and the conductive vias 428 may then be formed on the seed layer. As shown, the conductive vias 428 in some embodiments may comprise conductive pillars. However, the conductive vias 428 in some embodiments may be through-mold-vias (TMVs), which may contain or be made of solder, wire, and/or pillars. Furthermore, such pillars may be plated. In an example implementation, the seed layer may be interposed between the second conductive layer 423 and each pad 425. Similarly, the seed layer may be interposed between the second conductive layer 423 and each conductive via 428. Each pad 425 and/or the forming thereof may share any or all characteristics with any other pad or micro bump pad and/or the forming thereof discussed herein. Similarly, each conductive via 428 and/or the forming thereof may share any or all characteristics with any other conductive via and/or the forming thereof discussed herein. The seed layer, pads 425, and/or conductive vias 428 may also be referred to herein as a conductive layer.
Though not illustrated in
As shown in
For example, each conductive bump 431 or other conductive attachment structure of the semiconductor die 430 may be electrically connected to a respective pad 425 through the solder 432. Each conductive bump 431 of the semiconductor die 430 may be attached to a respective pad 425 or other pad or landing structure in any of a variety of manners, non-limiting examples of which are presented herein. For example, each conductive bump 431 may be soldered to the pad 425 utilizing any of a variety of solder attachment processes (e.g., a mass reflow process, a thermal compression process, etc.), etc. Also for example, the conductive bump 431 may be coupled to the pad 425 utilizing a conductive adhesive, paste, etc. Additionally for example, each conductive bump 431 may be coupled to a respective pad 425 utilizing a direct metal-to-metal (e.g., solderless) bond.
In an example implementation, an optically-transmissive underfill 450 may be formed between the semiconductor die 430 and the second dielectric layer 424 and/or carrier 410 surrounding portions of the conductive bumps 431 and pads 425 that are exposed to the underfill 450. As shown, the underfill 450 may fill the opening 424b which exposes a lower surface 433 to the carrier 410. The underfill 450, or the formation thereof, may share any or all characteristics with other underfills discussed herein, except that the underfill 450 is optically-transmissive to permit the passage of light between a lower surface 433 of the semiconductor die 430 and the optically-transmissive carrier 410. In some embodiments, the underfill 450 may comprise an optically-transmissive silicone material.
In the molding process, the semiconductor die 430 and/or interposer 420 may be encapsulated with a mold material 440 such as, for example, a molding resin or other mold material or encapsulant, which may then be cured. The mold material 440 and/or the forming thereof, may share any or all characteristics with other mold materials and/or the forming thereof discussed herein. In an example implementation, the mold material 440 covers the side surfaces and top surface of the semiconductor die 430. In another example implementation, the mold material 440 only covers the side surfaces of the semiconductor die 430 (or only respective portions thereof), thus leaving the top surface of the semiconductor die 430 exposed from the mold material 440. If the mold material 440 is optically-transmissive then as discussed herein, the mold material 440 may also be utilized to form a molded underfill, for example instead of the underfill 450.
The mold material 440, the semiconductor die 430, and the conductive vias 428 may be ground such that a top surface of the mold material 440 is coplanar with the top surface 435 of the semiconductor die 430 and the top surface of the conductive vias 428 as shown. In some embodiments, the mold material 440 may cover the top surface 435. In which case the mold material 440 and conductive vias 428 may be ground such that a top surface of the mold material 440 is coplanar with the top surface of the conductive vias 428. In yet another embodiment, a top surface of the mold material 440 may not be coplanar with a top surface 435 of the semiconductor die 430. In such an embodiment, the mold material 440 and semiconductor die 430 may be covered with a passivation layer such as, for example, a third dielectric layer 454 as shown in
As shown in
Continuing the example implementation, the second conductive layer 463 may be formed on the second seed layer. For example, the second conductive layer 463 may be formed to fill or at least cover side surfaces of the opening 454a in the second dielectric layer 454. The second conductive layer 463 may be formed using the same materials and/or processes as the first conductive layer 421, or may be formed using different respective materials and/or processes. The second conductive layer 463 may also be referred to herein as a redistribution layer.
The second conductive layer 463 may then be covered with a fourth dielectric layer 464. The fourth dielectric layer 464 and/or the forming thereof may share any or all characteristics with other dielectric layers and/or the forming thereof discussed herein. An opening or aperture 464a may be formed in the fourth dielectric layer 464, and a specific area of the second conductive layer 463 may be exposed to the outside through the opening 464a. The opening 464a may be formed in any of a variety of manners such as, for example, mechanical and/or laser ablation, chemical etching, etc. Alternatively, for example, the fourth dielectric layer 464 may be originally formed with the opening 464a therein.
An under bump seed layer may be formed at the inside of the opening 464a and/or outside of the opening 464a. The under bump seed layer and/or the forming thereof may share any or all characteristics with any other under bump seed layer and/or the forming thereof discussed herein. An under bump metal 465 may be formed on the under bump seed layer. The under bump metal 465 and/or the forming thereof may, for example, share any or all characteristics with any under bump metal and/or the forming thereof.
As shown in
For discussion purposes herein, the first conductive layer 421, the first dielectric layer 422, the second conductive layer 423, and the second dielectric layer 424 may be considered to be components of a first interposer 420. Furthermore, the above-mentioned pads 425 also may be considered to be components of the first interposer 420. Similarly, for discussion purposes herein, the under bump metal 465 and fourth dielectric layer 464 may be considered to be components of a second interposer 470.
In the completed example semiconductor device 400, the bottom surface 433 of the semiconductor die 430 may be optically-exposed to the outside through the optically-transmissive underfill 450, the optically-transmissive carrier 410, and optically transmissive dielectric layers 422 and 424. As such, the optically-transmissive carrier 410 may improve optical characteristics of the semiconductor die 430 via lenses, antireflective coatings, filters, and/or refractive indices of the materials comprising the optically-transmissive carrier 410.
As with any or all of the examples discussed herein, the interposer 420 or package 400 may be formed in a mass configuration or as a single unit. As discussed herein, in an example scenario in which the interposer 420 or package 400 is formed in a mass configuration, a singulation process may be performed.
Referring to
Each semiconductor die 530 may include optical sensors, optical receivers, optical transmitters, or other optical devices that transmit, receive, detect, and/or sense light. In some embodiments, one semiconductor die 530a may include one or more optical transmitters 531 configured to transmit or emit light through the optically transmissive underfill 550 and optically transmissive layer 570. To this end, pads or micro bump pads 525 (hereinafter pads 525) may be positioned toward a periphery of the semiconductor die 530a and outside a transmission region or window 576 of the optically transmissive layer 570 through which the optical transmitter transmits light. Furthermore, another semiconductor die 530b may include one or more optical receivers configured to receive light through the optically transmissive underfill 550 and optically transmissive layer 570. To this end, the pads 525 may be positioned toward a periphery of the semiconductor die 530b and outside a reception region or window 578 of the optically transmissive layer 570 through which the optical transmitter receives light.
In summary, various aspects of this disclosure provide a method for manufacturing a semiconductor device in which the method comprises providing an interposer without through silicon vias and/or an optically-transmissive carrier, wafer, or layer. Various aspects of this disclosure also provide a semiconductor device comprising an interposer without through silicon vias and/or an optically-transmissive carrier, wafer, or layer. While the foregoing has been described with reference to certain aspects and examples, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the scope of the disclosure. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the disclosure without departing from its scope. Therefore, it is intended that the disclosure not be limited to the particular example(s) disclosed, but that the disclosure will include all examples falling within the scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
3462349 | Gorgenyi | Aug 1969 | A |
3868724 | Perrino | Feb 1975 | A |
3916434 | Garboushian | Oct 1975 | A |
4322778 | Barbour et al. | Mar 1982 | A |
4532419 | Takeda | Jul 1985 | A |
4642160 | Burgess | Feb 1987 | A |
4645552 | Vitriol et al. | Feb 1987 | A |
4685033 | Inoue | Aug 1987 | A |
4706167 | Sullivan | Nov 1987 | A |
4716049 | Patraw | Dec 1987 | A |
4786952 | Maciver et al. | Nov 1988 | A |
4806188 | Rellick | Feb 1989 | A |
4811082 | Jacobs et al. | Mar 1989 | A |
4897338 | Spicciati et al. | Jan 1990 | A |
4905124 | Banjo et al. | Feb 1990 | A |
4964212 | Deroux-Dauphin et al. | Oct 1990 | A |
4974120 | Kodai et al. | Nov 1990 | A |
4996391 | Schmidt | Feb 1991 | A |
5021047 | Movern | Jun 1991 | A |
5072075 | Lee et al. | Dec 1991 | A |
5072520 | Nelson | Dec 1991 | A |
5081520 | Yoshii et al. | Jan 1992 | A |
5091769 | Eichelberger | Feb 1992 | A |
5108553 | Foster et al. | Apr 1992 | A |
5110664 | Nakanishi et al. | May 1992 | A |
5191174 | Chang et al. | Mar 1993 | A |
5229550 | Bindra et al. | Jul 1993 | A |
5239448 | Perkins et al. | Aug 1993 | A |
5247429 | Iwase et al. | Sep 1993 | A |
5250843 | Eichelberger | Oct 1993 | A |
5278726 | Bernardoni et al. | Jan 1994 | A |
5283459 | Hirano et al. | Feb 1994 | A |
5353498 | Fillion et al. | Oct 1994 | A |
5371654 | Beaman et al. | Dec 1994 | A |
5379191 | Carey et al. | Jan 1995 | A |
5404044 | Booth et al. | Apr 1995 | A |
5463253 | Waki et al. | Oct 1995 | A |
5474957 | Urushima | Dec 1995 | A |
5474958 | Ojennas et al. | Dec 1995 | A |
5497033 | Fillion et al. | Mar 1996 | A |
5508938 | Wheeler | Apr 1996 | A |
5530288 | Stone | Jun 1996 | A |
5531020 | Durand et al. | Jul 1996 | A |
5546654 | Wojnarowski et al. | Aug 1996 | A |
5574309 | Papapietro et al. | Nov 1996 | A |
5581498 | Ludwig et al. | Dec 1996 | A |
5582858 | Adamopoulos et al. | Dec 1996 | A |
5616422 | Ballard et al. | Apr 1997 | A |
5637832 | Danner | Jun 1997 | A |
5674785 | Akram et al. | Oct 1997 | A |
5715292 | Sayag et al. | Feb 1998 | A |
5719749 | Stopperan | Feb 1998 | A |
5726493 | Yamashita et al. | Mar 1998 | A |
5739581 | Chillara | Apr 1998 | A |
5739585 | Akram et al. | Apr 1998 | A |
5739588 | Ishida et al. | Apr 1998 | A |
5742479 | Asakura | Apr 1998 | A |
5774340 | Chang et al. | Jun 1998 | A |
5784259 | Asakura | Jul 1998 | A |
5798014 | Weber | Aug 1998 | A |
5822190 | Iwasaki | Oct 1998 | A |
5826330 | Isoda et al. | Oct 1998 | A |
5835355 | Dordi | Nov 1998 | A |
5841193 | Eichelberger | Nov 1998 | A |
5847453 | Uematsu et al. | Dec 1998 | A |
5883425 | Kobayashi | Mar 1999 | A |
5894108 | Mostafazadeh et al. | Apr 1999 | A |
5903052 | Chen et al. | May 1999 | A |
5907477 | Tuttle et al. | May 1999 | A |
5936843 | Ohshima et al. | Aug 1999 | A |
5952611 | Eng et al. | Sep 1999 | A |
6004619 | Dippon et al. | Dec 1999 | A |
6013948 | Akram et al. | Jan 2000 | A |
6021564 | Hanson | Feb 2000 | A |
6028364 | Ogino et al. | Feb 2000 | A |
6034427 | Lan et al. | Mar 2000 | A |
6035527 | Tamm | Mar 2000 | A |
6040622 | Wallace | Mar 2000 | A |
6051888 | Dahl | Apr 2000 | A |
6060778 | Jeong et al. | May 2000 | A |
6069407 | Hamzehdoost | May 2000 | A |
6072243 | Nakanishi | Jun 2000 | A |
6081036 | Hirano et al. | Jun 2000 | A |
6119338 | Wang et al. | Sep 2000 | A |
6122171 | Akram et al. | Sep 2000 | A |
6127833 | Wu et al. | Oct 2000 | A |
6137062 | Zimmerman | Oct 2000 | A |
6157080 | Tamaki et al. | Dec 2000 | A |
6159767 | Eichelberger | Dec 2000 | A |
6160705 | Stearns et al. | Dec 2000 | A |
6172419 | Kinsman | Jan 2001 | B1 |
6175087 | Keesler et al. | Jan 2001 | B1 |
6184463 | Chou et al. | Feb 2001 | B1 |
6194250 | Melton et al. | Feb 2001 | B1 |
6204453 | Fallon et al. | Mar 2001 | B1 |
6214641 | Akram | Apr 2001 | B1 |
6235554 | Akram et al. | May 2001 | B1 |
6239485 | Peters et al. | May 2001 | B1 |
D445096 | Wallace | Jul 2001 | S |
D446525 | Okamoto et al. | Aug 2001 | S |
6274821 | Echigo et al. | Aug 2001 | B1 |
6280641 | Gaku et al. | Aug 2001 | B1 |
6294408 | Edwards et al. | Sep 2001 | B1 |
6307161 | Grube et al. | Oct 2001 | B1 |
6316285 | Jiang et al. | Nov 2001 | B1 |
6329609 | Kaja et al. | Dec 2001 | B1 |
6351031 | Ijima et al. | Feb 2002 | B1 |
6353999 | Cheng | Mar 2002 | B1 |
6365975 | DiStefano et al. | Apr 2002 | B1 |
6376906 | Asai et al. | Apr 2002 | B1 |
6392160 | Andry et al. | May 2002 | B1 |
6395578 | Shin et al. | May 2002 | B1 |
6405431 | Shin et al. | Jun 2002 | B1 |
6406942 | Honda | Jun 2002 | B2 |
6407341 | Anstrom et al. | Jun 2002 | B1 |
6407930 | Hsu | Jun 2002 | B1 |
6448510 | Neftin et al. | Sep 2002 | B1 |
6451509 | Keesler et al. | Sep 2002 | B2 |
6479762 | Kusaka | Nov 2002 | B2 |
6486005 | Kim | Nov 2002 | B1 |
6486554 | Johnson | Nov 2002 | B2 |
6497943 | Jimarez et al. | Dec 2002 | B1 |
6517995 | Jacobson et al. | Feb 2003 | B1 |
6534391 | Huemoeller et al. | Mar 2003 | B1 |
6544638 | Fischer et al. | Apr 2003 | B2 |
6573598 | Ohuchi et al. | Jun 2003 | B2 |
6577013 | Glenn et al. | Jun 2003 | B1 |
6586682 | Strandberg | Jul 2003 | B2 |
6608382 | Liu et al. | Aug 2003 | B2 |
6608757 | Bhatt et al. | Aug 2003 | B1 |
6660559 | Huemoeller et al. | Dec 2003 | B1 |
6715204 | Tsukada et al. | Apr 2004 | B1 |
6727576 | Hedler | Apr 2004 | B2 |
6727645 | Tsujimura et al. | Apr 2004 | B2 |
6730857 | Konrad et al. | May 2004 | B2 |
6734542 | Nakatani et al. | May 2004 | B2 |
6740964 | Sasaki | May 2004 | B2 |
6753612 | Adae-Amoakoh et al. | Jun 2004 | B2 |
6765287 | Lin | Jul 2004 | B1 |
6774748 | Ito et al. | Aug 2004 | B1 |
6787443 | Boggs et al. | Sep 2004 | B1 |
6803528 | Koyanagi | Oct 2004 | B1 |
6815709 | Clothier et al. | Nov 2004 | B2 |
6815739 | Huff et al. | Nov 2004 | B2 |
6838776 | Leal et al. | Jan 2005 | B2 |
6845554 | Frankowsky et al. | Jan 2005 | B2 |
6888240 | Towle et al. | May 2005 | B2 |
6905914 | Huemoeller et al. | Jun 2005 | B1 |
6919514 | Konrad et al. | Jul 2005 | B2 |
6921968 | Chung | Jul 2005 | B2 |
6921975 | Leal et al. | Jul 2005 | B2 |
6931726 | Boyko et al. | Aug 2005 | B2 |
6943436 | Radu et al. | Sep 2005 | B2 |
6953995 | Farnworth et al. | Oct 2005 | B2 |
6967403 | Chuang et al. | Nov 2005 | B2 |
6982225 | Bohr | Jan 2006 | B2 |
7015075 | Fay et al. | Mar 2006 | B2 |
7030469 | Mahadevan et al. | Apr 2006 | B2 |
7081661 | Takehara et al. | Jul 2006 | B2 |
7112882 | Lee | Sep 2006 | B2 |
7119432 | Desai et al. | Oct 2006 | B2 |
7125744 | Takehara et al. | Oct 2006 | B2 |
7185426 | Hiner et al. | Mar 2007 | B1 |
7192807 | Huemoeller et al. | Mar 2007 | B1 |
7196408 | Yang et al. | Mar 2007 | B2 |
7198980 | Jiang et al. | Apr 2007 | B2 |
7202107 | Fuergut et al. | Apr 2007 | B2 |
7215026 | Park et al. | May 2007 | B2 |
7238602 | Yang | Jul 2007 | B2 |
7242081 | Lee | Jul 2007 | B1 |
7247523 | Huemoeller et al. | Jul 2007 | B1 |
7262081 | Yang et al. | Aug 2007 | B2 |
7262082 | Lin et al. | Aug 2007 | B1 |
7282394 | Cho et al. | Oct 2007 | B2 |
7285855 | Foong | Oct 2007 | B2 |
7326592 | Meyer et al. | Feb 2008 | B2 |
7339279 | Yang | Mar 2008 | B2 |
7345361 | Maliik et al. | Mar 2008 | B2 |
7361987 | Leal | Apr 2008 | B2 |
7372151 | Fan et al. | May 2008 | B1 |
7405102 | Lee et al. | Jul 2008 | B2 |
7420272 | Huemoeller et al. | Sep 2008 | B1 |
7429786 | Kamezos et al. | Sep 2008 | B2 |
7459202 | Magera et al. | Dec 2008 | B2 |
7459781 | Yang et al. | Dec 2008 | B2 |
7548430 | Huemoeller et al. | Jun 2009 | B1 |
7550857 | Longo et al. | Jun 2009 | B1 |
7623733 | Hirosawa | Nov 2009 | B2 |
7633765 | Scanlan et al. | Dec 2009 | B1 |
7642133 | Wu et al. | Jan 2010 | B2 |
7671457 | Hiner et al. | Mar 2010 | B1 |
7675131 | Derderian | Mar 2010 | B2 |
7750454 | Carson et al. | Jul 2010 | B2 |
7777351 | Berry et al. | Aug 2010 | B1 |
7781883 | Sri-Jayantha et al. | Aug 2010 | B2 |
7825520 | Longo et al. | Nov 2010 | B1 |
7902660 | Lee et al. | Mar 2011 | B1 |
7928562 | Arvelo et al. | Apr 2011 | B2 |
7948095 | Ng et al. | May 2011 | B2 |
7960827 | Miller et al. | Jun 2011 | B1 |
7982298 | Kang et al. | Jul 2011 | B1 |
7993983 | Lin | Aug 2011 | B1 |
8003515 | Meyer et al. | Aug 2011 | B2 |
8004095 | Shim et al. | Aug 2011 | B2 |
8008770 | Lin et al. | Aug 2011 | B2 |
8035123 | Yan et al. | Oct 2011 | B2 |
8058726 | Jin et al. | Nov 2011 | B1 |
8067268 | Carson et al. | Nov 2011 | B2 |
8106500 | Chow | Jan 2012 | B2 |
8222538 | Yoshida et al. | Jul 2012 | B1 |
8258015 | Chow et al. | Sep 2012 | B2 |
8269348 | Fazelpour | Sep 2012 | B2 |
8288201 | Pagaila | Oct 2012 | B2 |
8341835 | Huemoeller et al. | Jan 2013 | B1 |
8362695 | Aanegola | Jan 2013 | B2 |
8471154 | Yoshida et al. | Jun 2013 | B1 |
8471376 | Liou et al. | Jun 2013 | B1 |
8471394 | Jang et al. | Jun 2013 | B2 |
8508954 | Kwon et al. | Aug 2013 | B2 |
8536462 | Darveaux et al. | Sep 2013 | B1 |
8552556 | Kim et al. | Oct 2013 | B1 |
8604615 | Lee et al. | Dec 2013 | B2 |
8618648 | Kwon et al. | Dec 2013 | B1 |
8624374 | Ding et al. | Jan 2014 | B2 |
8643163 | Shim et al. | Feb 2014 | B2 |
8674513 | Yu et al. | Mar 2014 | B2 |
8759147 | Choi et al. | Jun 2014 | B2 |
8773866 | Jin et al. | Jul 2014 | B2 |
8829678 | Lee et al. | Sep 2014 | B2 |
8946883 | Kim et al. | Feb 2015 | B2 |
8981550 | Park et al. | Mar 2015 | B2 |
9000586 | Do et al. | Apr 2015 | B2 |
9012789 | Yoshida et al. | Apr 2015 | B1 |
9048125 | Paek et al. | Jun 2015 | B2 |
9064718 | Muniandy et al. | Jun 2015 | B1 |
RE45642 | Takada | Aug 2015 | E |
9543242 | Kelly et al. | Jan 2017 | B1 |
9754982 | Yu | Sep 2017 | B2 |
9960328 | Clark | May 2018 | B2 |
10490716 | Clark | Nov 2019 | B2 |
10784422 | Clark | Sep 2020 | B2 |
20020011657 | Saito | Jan 2002 | A1 |
20020017712 | Bessho et al. | Feb 2002 | A1 |
20020061642 | Haji et al. | May 2002 | A1 |
20020066952 | Taniguchi et al. | Jun 2002 | A1 |
20020135057 | Kurita | Sep 2002 | A1 |
20020195697 | Mess et al. | Dec 2002 | A1 |
20030025199 | Wu et al. | Feb 2003 | A1 |
20030102546 | Lee | Jun 2003 | A1 |
20030128096 | Mazzochette | Jul 2003 | A1 |
20030141582 | Yang et al. | Jul 2003 | A1 |
20030164540 | Lee | Sep 2003 | A1 |
20030197284 | Khiang et al. | Oct 2003 | A1 |
20040036183 | Im et al. | Feb 2004 | A1 |
20040063246 | Kamezos | Apr 2004 | A1 |
20040145044 | Sugaya et al. | Jul 2004 | A1 |
20040159462 | Chung | Aug 2004 | A1 |
20040165362 | Farnworth | Aug 2004 | A1 |
20040238402 | Yunus | Dec 2004 | A1 |
20040262774 | Kang et al. | Dec 2004 | A1 |
20050056928 | Kwon et al. | Mar 2005 | A1 |
20050062154 | Duchesne et al. | Mar 2005 | A1 |
20050073605 | Burns | Apr 2005 | A1 |
20050133928 | Howard et al. | Jun 2005 | A1 |
20050133932 | Pohl et al. | Jun 2005 | A1 |
20050134507 | Dishongh et al. | Jun 2005 | A1 |
20050139985 | Takahashi | Jun 2005 | A1 |
20050242425 | Leal et al. | Nov 2005 | A1 |
20060192301 | Leal et al. | Aug 2006 | A1 |
20060208351 | Poo et al. | Sep 2006 | A1 |
20060231958 | Yang | Oct 2006 | A1 |
20060258044 | Meyer et al. | Nov 2006 | A1 |
20070059866 | Yang et al. | Mar 2007 | A1 |
20070064395 | Chen et al. | Mar 2007 | A1 |
20070069389 | Wollanke et al. | Mar 2007 | A1 |
20070080757 | Yahata et al. | Apr 2007 | A1 |
20070126085 | Kawano et al. | Jun 2007 | A1 |
20070132104 | Farnworth et al. | Jun 2007 | A1 |
20070273049 | Khan et al. | Nov 2007 | A1 |
20070281471 | Hurwitz et al. | Dec 2007 | A1 |
20070287265 | Hatano et al. | Dec 2007 | A1 |
20070290376 | Zhao et al. | Dec 2007 | A1 |
20080105967 | Yang et al. | May 2008 | A1 |
20080128884 | Meyer et al. | Jun 2008 | A1 |
20080142960 | Leal | Jun 2008 | A1 |
20080175939 | Danovitch et al. | Jul 2008 | A1 |
20080182363 | Amrine et al. | Jul 2008 | A1 |
20080230887 | Sun et al. | Sep 2008 | A1 |
20080246133 | Derderian | Oct 2008 | A1 |
20080290492 | Chung et al. | Nov 2008 | A1 |
20080290496 | Park | Nov 2008 | A1 |
20090008765 | Yamano et al. | Jan 2009 | A1 |
20090051025 | Yang et al. | Feb 2009 | A1 |
20090085201 | Mathew | Apr 2009 | A1 |
20090243073 | Carson et al. | Oct 2009 | A1 |
20090289343 | Chiu et al. | Nov 2009 | A1 |
20090309206 | Kim et al. | Dec 2009 | A1 |
20100007002 | Pendse | Jan 2010 | A1 |
20100007032 | Gallegos | Jan 2010 | A1 |
20100020503 | Beaumier et al. | Jan 2010 | A1 |
20100130000 | Sutou et al. | May 2010 | A1 |
20100140772 | Lin et al. | Jun 2010 | A1 |
20100140779 | Lin et al. | Jun 2010 | A1 |
20100144091 | Kawano et al. | Jun 2010 | A1 |
20100167451 | Derderian | Jul 2010 | A1 |
20100181665 | Casey et al. | Jul 2010 | A1 |
20100208432 | Bhagwagar et al. | Aug 2010 | A1 |
20100327439 | Hwang et al. | Dec 2010 | A1 |
20110031598 | Lee et al. | Feb 2011 | A1 |
20110057327 | Yoshida et al. | Mar 2011 | A1 |
20110062592 | Lee et al. | Mar 2011 | A1 |
20110062602 | Ahn et al. | Mar 2011 | A1 |
20110068427 | Paek et al. | Mar 2011 | A1 |
20110068478 | Pagaila et al. | Mar 2011 | A1 |
20110084382 | Chen et al. | Apr 2011 | A1 |
20110204505 | Pagaila et al. | Aug 2011 | A1 |
20110227223 | Wu et al. | Sep 2011 | A1 |
20110233782 | Chang et al. | Sep 2011 | A1 |
20110237026 | Farooq et al. | Sep 2011 | A1 |
20110254156 | Lin | Oct 2011 | A1 |
20120056329 | Pagaila et al. | Mar 2012 | A1 |
20120061855 | Do et al. | Mar 2012 | A1 |
20120069683 | Kamata et al. | Mar 2012 | A1 |
20120074585 | Koo et al. | Mar 2012 | A1 |
20120088332 | Lee et al. | Apr 2012 | A1 |
20120094443 | Pratt et al. | Apr 2012 | A1 |
20120153453 | Ankireddi et al. | Jun 2012 | A1 |
20120168917 | Yim et al. | Jul 2012 | A1 |
20120178218 | Bauer et al. | Jul 2012 | A1 |
20120326307 | Jeong et al. | Dec 2012 | A1 |
20120326324 | Lee et al. | Dec 2012 | A1 |
20130017643 | Lin et al. | Jan 2013 | A1 |
20130037942 | Hwang et al. | Feb 2013 | A1 |
20130040427 | Hu et al. | Feb 2013 | A1 |
20130052775 | Kim et al. | Feb 2013 | A1 |
20130062786 | Leung et al. | Mar 2013 | A1 |
20130075924 | Lin et al. | Mar 2013 | A1 |
20130078765 | Lin et al. | Mar 2013 | A1 |
20130078915 | Zhao et al. | Mar 2013 | A1 |
20130082399 | Kim et al. | Apr 2013 | A1 |
20130134559 | Lin et al. | May 2013 | A1 |
20130168849 | Scanlan | Jul 2013 | A1 |
20130175702 | Choi et al. | Jul 2013 | A1 |
20130187292 | Meyer et al. | Jul 2013 | A1 |
20130214402 | Park et al. | Aug 2013 | A1 |
20130241039 | Choi et al. | Sep 2013 | A1 |
20130309814 | Too et al. | Nov 2013 | A1 |
20130320517 | Shirley | Dec 2013 | A1 |
20130328192 | Lee et al. | Dec 2013 | A1 |
20140048906 | Shim et al. | Feb 2014 | A1 |
20140061888 | Lin et al. | Mar 2014 | A1 |
20140061893 | Saeidi et al. | Mar 2014 | A1 |
20140077366 | Kim et al. | Mar 2014 | A1 |
20140084456 | Kang et al. | Mar 2014 | A1 |
20140124949 | Paek | May 2014 | A1 |
20140131856 | Do | May 2014 | A1 |
20140131886 | Paek et al. | May 2014 | A1 |
20140138817 | Paek et al. | May 2014 | A1 |
20140147970 | Kim et al. | May 2014 | A1 |
20140210109 | Tanaka et al. | Jul 2014 | A1 |
20140217610 | Jeng et al. | Aug 2014 | A1 |
20140217619 | Zhao et al. | Aug 2014 | A1 |
20140246779 | Lin et al. | Sep 2014 | A1 |
20140264933 | Yu et al. | Sep 2014 | A1 |
20140284785 | Sung et al. | Sep 2014 | A1 |
20140319661 | Pagaila | Oct 2014 | A1 |
20140327145 | Pagaila et al. | Nov 2014 | A9 |
20150017764 | Lin et al. | Jan 2015 | A1 |
20150021791 | Park | Jan 2015 | A1 |
20150036970 | Lai | Feb 2015 | A1 |
20150125993 | Lee et al. | May 2015 | A1 |
20150137384 | Huemoeller et al. | May 2015 | A1 |
20150234137 | Kuo | Aug 2015 | A1 |
20150318262 | Gu | Nov 2015 | A1 |
20160013148 | Lin et al. | Jan 2016 | A1 |
20160064328 | Kwon et al. | Mar 2016 | A1 |
20160071779 | Chen | Mar 2016 | A1 |
20160212852 | Hu et al. | Jul 2016 | A1 |
20160276174 | Kim et al. | Sep 2016 | A1 |
20160296117 | Hu | Oct 2016 | A1 |
Number | Date | Country |
---|---|---|
05-109975 | Apr 1993 | JP |
05-136323 | Jun 1993 | JP |
07-017175 | Jan 1995 | JP |
08-190615 | Jul 1996 | JP |
10-334205 | Dec 1998 | JP |
2001-118947 | Oct 1999 | JP |
2005-333052 | Dec 2005 | JP |
2006-073622 | Mar 2006 | JP |
2007-043090 | Feb 2007 | JP |
10-1997-005712 | Apr 1997 | KR |
20-0412028 | Mar 2006 | KR |
1020060050579 | May 2006 | KR |
10-0787894 | Dec 2007 | KR |
10-2009-0100895 | Sep 2009 | KR |
10-0990939 | Nov 2010 | KR |
10-1056749 | Aug 2011 | KR |
1020120053332 | May 2012 | KR |
10-1151258 | Jun 2012 | KR |
1020130092208 | Aug 2013 | KR |
20140030014 | Mar 2014 | KR |
201444048 | Nov 2014 | TW |
Entry |
---|
Tawianese Office Action for Application No. 109101705, 8 pages. |
CAD_CIM Requirements Article IMAPS, Sep./Oct. 1994. |
IBM Technical Disclosure Bulletin, “Microstructure Solder Mask by Means of a Laser”, vol. 36, Issue 11, p. 589, Nov. 1, 1993. |
Kim et al., “Application of Through Mold Via (TMV) as PoP base package”, 58.sup.th ECTC Proceedings, May 2008, Lake Buena Vista, FL, 6 pages, IEEE. |
Scanlan, “Package-on-package (PoP) with Through-mold Vias”, Advanced Packaging, Jan. 2008, 3 pages, vol. 17, Issue 1, PennWell Corporation. |
Zohni, Wael (Invensas Corporation), Ultra high-bandwidth PoP infrastructure development, 4 pages, Nov.-Dec. 2013. |
Invensas™ BVA PoP for Mobile Computing: Untra-High 10 without TSVs, 4 pages, Jun. 26, 2012. |
Number | Date | Country | |
---|---|---|---|
20210020813 A1 | Jan 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16686516 | Nov 2019 | US |
Child | 17026752 | US | |
Parent | 15947245 | Apr 2018 | US |
Child | 16686516 | US | |
Parent | 15256970 | Sep 2016 | US |
Child | 15947245 | US |