Claims
- 1. In a method of forming a MIS FET comprising source, drain and channel regions formed on an insulating substrate wherein the conductivity type of said channel region is substantially intrinsic or opposite to that of said source and drain regions, the improvement comprising the steps of:
- forming a non-crystalline semiconductor on said insulating substrate;
- converting at least a portion of said non-crystalline semiconductor to a semi-amorphous semiconductor which is in a stable state intermediate the amorphous state and the single crystal state of the semiconductor and which has a lattice strain, thereby forming at least said channel region; and
- doping at least said semi-amorphous semiconductor with a dangling bond neutralizer comprising hydrogen or halogen.
- 2. The method of claim 1, wherein said converting step is implemented by exposing light to said portion.
- 3. The method of claim 1, wherein said converting step is implemented by applying heat to said portion.
- 4. The method of claim 3, wherein said heat is induced by applying an electric current through said portion.
- 5. In a method of forming a MIS FET comprising source, drain and channel regions formed on an insulating substrate wherein the conductivity type of said channel region is substantially intrinsic or opposite to that of said source and drain regions, the improvement comprising the steps of:
- forming a non-crystalline semiconductor on said insulating substrate;
- converting at least a portion of said semiconductor to a semi-amorphous structure, the diffusion length of which is at least 1 .mu.m thereby forming at least said channel region; and
- doping at least said semi-amorphous structure with a dangling bond neutralizer comprising hydrogen or halogen.
- 6. The method of claim 5 wherein said converting step is implemented by exposing light to said portion.
- 7. The method of claim 5 wherein said converting step is implemented by applying heat to said portion.
- 8. The method of claim 7 wherein said heat is induced by applying an electric current through said portion.
- 9. In a method of forming a MIS FET comprising source, drain and channel regions formed on an insulating substrate wherein the conductivity type of said channel region is substantially intrinsic or opposite to that of said source and drain regions,
- the improvement comprising the steps of:
- forming a non-crystalline semiconductor on said insulating substrate;
- converting at least a portion of said non-crystalline semiconductor to a semi-amorphous semiconductor which is in a stable state intermediate the amorphous state and the single crystal state of the semiconductor and which has a lattice strain, thereby forming said source, drain and channel region; and
- doping at least said semi-amorphous semiconductor with a dangling bond neutralizer comprising hydrogen or halogen.
- 10. The method of claim 9 wherein said converting step is implemented by exposing light to said portion.
- 11. The method of claim 9 wherein said converting step is implemented by applying heat to said portion.
- 12. The method of claim 11 wherein said heat is induced by applying an electric current through said portion.
- 13. In a method of forming a MIS FET comprising source, drain and channel regions formed on an insulating substrate wherein the conductivity type of said channel region is substantially intrinsic or opposite to that of said source and drain regions, the improvement comprising the steps of:
- forming a non-crystalline semiconductor on said insulating substrate; and
- converting at least a portion of said semiconductor to a semi-amorphous structure, the diffusion length of which semi-amorphous semiconductor is at least one .mu.m, thereby forming said source, drain and channel regions; and
- doping at least said semi-amorphous structure with a dangling bond neutralizer comprising hydrogen or halogen.
- 14. The method of claim 13, wherein said converting step is implemented by exposing light to said portion.
- 15. The method of claim 13, wherein said converting step is implemented by applying heat to said portion.
- 16. The method of claim 15, wherein said heat is induced by applying an electric current through said portion.
- 17. The method of claim 5 where the diffusion length is 1-50 microns.
- 18. The method of claim 13 where the diffusion length is 1-50 microns.
- 19. The method of claim 1 where the doping level of the dangling bond neutralizer is less than 5 mol %.
- 20. The method of claim 5 where the doping level of the dangling bond neutralizer is less than 5 mol %.
- 21. The method of claim 9 where the doping level of the dangling bond neutralizer is less than 5 mol %.
- 22. The method of claim 13 where the doping level of the dangling bond neutralizer is less than 5 mol %.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-88974 |
Jun 1980 |
JPX |
|
Parent Case Info
This a Divisional application of Ser. No. 098,705 filed Sept. 18, 1987, now abandoned, which was a Continuation application of Ser. No. 775,767 filed Sept. 13, 1985, now abandoned which was a Divisional of Ser. No. 278,418 filed June 29, 1981, now U.S. Pat. No. 4,581,620 which was a continuation-in-part of Ser. No. 237,609 filed Feb. 24, 1981, now U.S. Pat. No. 4,409,134.
US Referenced Citations (8)
Foreign Referenced Citations (4)
Number |
Date |
Country |
53-83467 |
Jan 1980 |
JPX |
53-83468 |
Jan 1980 |
JPX |
53-86867 |
Jan 1980 |
JPX |
53-86868 |
Jan 1980 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Matsuda et al., "Electrical and Structural Properties of Phosphorus-Doped Glow-Discharge Si:F:H and Si:H Films", Japanese Journal of Applied Physics vol. 19, No. 6, Jun., 1980, pp. L305-L308. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
98705 |
Sep 1987 |
|
Parent |
278418 |
Jun 1981 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
775767 |
Sep 1985 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
237609 |
Feb 1981 |
|