1. Field of the Invention
The present invention relates to a semiconductor electronic device that includes a nitride-based compound semiconductor.
2. Description of the Related Art
Field effect transistors that include a nitride-based compound semiconductor such as a GaN system compound semiconductor have been focused on as a solid-state device capable of operating at a high temperature near 400 degree centigrade. Due to difficulty in fabricating a single crystal substrate with a large diameter from GaAs, electronic devices using the GaN system compound semiconductor are fabricated using substrates made of, for example, sapphire or silicon.
In other words, to fabricate a GaN-system field effect transistor, a GaN-system interposed layer is formed on a single-crystal sapphire substrate at a substantially low temperature of 500 to 600 degree centigrade using an epitaxial growth method such as a metal organic chemical vapor deposition (MOCVD), and a GaN layer is formed thereon at a high temperature to make a buffer layer. An electron transit layer, an electron-supplying layer, and a contact layer are formed in order on the buffer layer (hereinafter, a set of the electron transit layer, the electron-supplying layer, and the contact layer is referred to as a semiconductor operating layer). A source electrode, a drain electrode, and a gate electrode are formed on the semiconductor operating layer. In this manner, by forming the GaN layer on the low-temperature GaN-interposed layer to make a buffer layer, the GaN layers with different lattice constants are epitaxially grown on a sapphire substrate.
For example, technologies disclosed in Japanese Patent Application Laid-Open No. 2003-59948, Japanese Patent Application Laid-Open No. 2000-133601, and Japanese Patent Application Laid-Open No. H9-199759 have been known as conventional technologies.
However, when the GaN system compound semiconductor is epitaxially grown on an alternative substrate such as the sapphire substrate, lattice mismatching causes more threading dislocations at an interface between an epitaxially grown layer and the substrate. The threading dislocations extend in the direction of the epitaxial growth. There is a problem that the threading dislocations in the buffer layer deteriorate the crystallinity of the buffer layer in the field effect transistor. When the threading dislocations reach the semiconductor operating layer, they deteriorate the concentration and the mobility of two-dimensional electron gas as well as breakdown voltage characteristic of the field effect transistor. Furthermore, sometimes cracks extending from a surface of the substrate in the direction of the epitaxial growth seriously deteriorate the crystallinity.
It is an object of the present invention to at least partially solve the problems in the conventional technology.
A semiconductor electronic device according to one aspect of the present invention includes a buffer layer formed on a substrate; and a semiconductor operating layer that is formed on the buffer layer. The semiconductor operating layer includes a nitride-based compound semiconductor and the buffer layer includes at least one composite layer that includes a first layer and a second layer. A lattice-constant difference between the first layer and the second layer is equal to or more than 0.2 percent.
The above and other objects, features, advantages and technical and industrial significance of this invention will be better understood by reading the following detailed description of presently preferred embodiments of the invention, when considered in connection with the accompanying drawings.
Exemplary embodiments of the present invention are explained below in detail with reference to the accompanying drawings. The present invention is not limited to the embodiments explained below.
The buffer layer 20 includes a buffer layer 21 that includes AlN and a composite layer 27 that includes a first layer 22 of 300-nanometer-thick undoped GaN with high resistance and a second layer 23 of 20-nanometer-thick undoped AlN. The semiconductor operating layer 30 includes an electron transit layer 31 of undoped GaN, an electron-supplying layer 32 of Si-doped AlGaN, and a contact layer 33 of heavily doped GaN. The source electrode 41 and the drain electrode 43 are formed on the contact layer 33, and the gate electrode 42 is formed on the electron-supplying layer 32.
A feature of the field effect transistor 100 is that the first layer 22 and the second layer 23 use crystalline materials with different lattice constants to form a strain interface 24 that includes a strain due to the lattice mismatching. The lattice constant of GaN in the first layer 22 is 3.189 angstrom, and that of AlN in the second layer 23 is 3.112 angstrom. As a result, the strain interface 24 prevents extension of threading dislocations A that were generated by the lattice mismatching between the substrate 10 and the first layer 22 and extended in the direction of the growth of the first layer 22.
In the field effect transistor 100 configured as above, threading dislocation density in the second layer 23 is about 1×109 cm-2, which is as little as a tenth to hundredth of the threading dislocation density in the first layer 22. Moreover, mobility of two-dimensional electrons in the electron transit layer 31 is about 1200 cm2/Vs, which is about 30 percent better than a field effect transistor that has no strain interface.
In other words, the semiconductor electronic device according to the first embodiment prevents the threading dislocation from extending to upper layers by forming the first layer and the second layer from crystalline materials with different lattice constants and thus generating a strain (stress) between the first layer and the second layer.
While the field effect transistor 100 includes GaN in the first layer 22 and AlN in the second layer 23, the first layer 22 and the second layer 23 can include AlxGa1-xN with varied relative proportions of Al and Ga. To use such a disorder phase, the lattice constant of it can be estimated from the lattice constants of AlN and GaN using Vegard's law. Moreover, the first layer 22 and the second layer 23 can include other elements as needed.
Each of the field effect transistors 100 used in
Δa=|1−a2/a1|×100
From the results shown in
It is assumed that the cracks can be reduced by the first layer 22 with 200 nanometers or more thickness for the following reason. When the first layer 22 is not sufficiently thick, it is affected by an adjacent layer on the opposite side of the second layer 23, which prevents generation of sufficient compressive strain or tensile strain between the first layer 22 and the second layer 23. The lack of the strain is alleviated by making the first layer 22 equal to or thicker than 200 nanometers, and eventually the cracks are reduced. On the contrary, it is not desirable to make the first layer 22 thicker than 1,000 nanometers because a process of fabricating the field effect transistor 100 with so thick a layer takes a very long time.
While the field effect transistor 100 herein uses the 30-nanometer-thick second layer 23, the thickness of the second layer 23 is not limited to be 30 nanometers and the preferable thickness is equal to or more than 0.5 nanometer and equal to or less than 200 nanometers. If the second layer 23 is too thin, the sufficient strain cannot be generated between the first layer 22 and the second layer 23, and thus reduces an effect of bending the dislocation. If the second layer 23 is too thick, the strain is so large that new dislocations are generated from the second layer 23.
In general, it is not easy to grow the GaN layer thick on the Si substrate. For example, when a single AlN layer is used as a buffer layer, cracks are generated on the surface of the GaN layer at the thickness of 300 nanometers. However, in the field effect transistor 100 according to the first embodiment, the GaN layer can grow to 1,000 nanometers on the buffer layer 20 without any crack.
While the field effect transistor 100 includes a single composite layer 27 in the first embodiment, the field effect transistor 100 can include more than one composite layer 27. A plurality of the composite layers 27 further reduces the threading dislocations that extend to the semiconductor operating layer 30, and thereby it is possible to obtain a field effect transistor with even higher breakdown voltage.
While the field effect transistor 100 herein includes the composite layer 27 in which the second layer 23 is formed on the first layer 22, a strain-inducing layer can be formed between the first layer 22 and the second layer 23. The strain-inducing layer can include, for example, a crystalline material with the intermediate lattice constant between the lattice constants of the crystalline material in the first layer 22 and the crystalline material in the second layer 23, or a gradient material whose composition gradually changes in the direction of the layers.
A conventional technology uses a strain-relaxation layer that includes, for example, the first layers of GaN and the second layers of AlN alternately layered with the thickness of each layer equal to or less than 20 nanometers. Thickness of each layer is equal to or less than 20 nanometers because the crystallinity does not seriously deteriorate with this thickness when the critical film thickness is taken into account. However, the conventional method involves a problem that the amount of the wafer-bow is as much as about 100 micrometers when, for example, a four-inch epitaxial wafer is used. The amount of the wafer-bow is a difference between a maximum height and a minimum height on the surface of the wafer, which is preferably 50 micrometers or less in a semiconductor electronic device fabrication process.
On the contrary, the first layer 22 of the field effect transistor 100 according to the first embodiment is the GaN layer with the thickness equal to or more than 200 nanometers and equal to or less than 1,000 nanometers. This limits the amount of the wafer-bow to 50 micrometers or less when the four-inch epitaxial wafer is used as the substrate 10.
From the results shown in
One approach to relax the strain is to grow the second layer with AlN at 600 degree centigrade or lower temperature and thereby promote the three-dimensional growth. In this case, however, because the growth temperature of the first layer is 1,000 degree centigrade or higher, it is required to lower the temperature after the first layer is grown and raise the temperature after the second layer is grown at 600 degree centigrade. As a result of this, the growing process needs a long time, and the crystallinity seriously deteriorates after the surface of the crystalline material is exposed to high temperature for the long time while the epitaxial growth suspends to change the temperature.
On the contrary, the second layer 23 in the field effect transistor 100 grows at 900 degree centigrade or higher, which is close to the growth temperature of the first layer 22. Therefore, the surface of the crystalline material does not have to be exposed to the high temperature for so long a time, and thus the crystallinity does not deteriorate. In addition, it is found from experiment that the growth temperature of 1,300 degree centigrade deteriorates the crystallinity. The preferable growth temperature of the first layer and the second layer is 1,300 degree centigrade or lower. The more preferable growth temperature of the first layer and the second layer is equal to or more than 950 degree centigrade and equal to or less than 1,200 degree centigrade, where the single crystal can grow. Moreover, as shown in
The composite layer 27B includes an extra first layer 22 on the second layer 23. This is based on the fact that the semiconductor electronic device according to the second embodiment is not limited to include the same number of the first layer and the second layer in the composite layer therein.
The superlattice layer 26 between the second layer 23 and the semiconductor operating layer 30 prevents negative effects on the electron transit layer 31 by electrons activated by piezoelectric polarization on the strain interface 24. This can be achieved because the interfaces of the third layer and the fourth layer in the superlattice layer 26 are close enough to cause no piezoelectric polarization.
The third layer and the fourth layer that form the superlattice layer 26 use crystalline materials with the different lattice constants as with the case of the first layer 22 and the second layer 23. The third layer and the fourth layer can use the same materials as those used in the first layer 22 and the second layer 23 respectively, or they can also use materials different from those in the first layer 22 and the second layer 23.
The first and second embodiments described above do not limit technical scope of the present invention. For example, the semiconductor electronic device is not limited to the field effect transistor but can be a high electron mobility transistor; the nitride-based compound semiconductor is not limited to GaN or AlN but can be AlxInyGa1-x-yAsuPvN1-u-v (0≦x≦1, 0≦y≦1, x+y≦1, 0≦u≦1, 0≦v≦1, u+v<1); and the semiconductor electronic device can include a plurality of strain-inducing layers.
According to an embodiment of the present invention, the strain interface is provided between the first layer and the second layer in the buffer layer on a heterogeneous substrate. This reduces the extension of the threading dislocations to the semiconductor operating layer and occurrence of the cracks to improve the crystallinity of the buffer layer, and improves the breakdown voltage without deteriorating the concentration and the mobility of two-dimensional electron gas.
Although the invention has been described with respect to a specific embodiment for a complete and clear disclosure, the appended claims are not to be thus limited but are to be construed as embodying all modifications and alternative constructions that may occur to one skilled in the art that fairly fall within the basic teaching herein set forth.
Number | Date | Country | Kind |
---|---|---|---|
2005-243814 | Aug 2005 | JP | national |
2006-193241 | Jul 2006 | JP | national |