Claims
- 1. A process for manufacturing a semiconductor integrated circuit device, which comprises steps of:(a) forming, over the silicon surface on the first main surface of a wafer, a first film containing, as a principal component, a first refractory metal which has a redox equilibrium curve in a water vapor and hydrogen containing gas atmosphere on the lower water vapor side than that of silicon; (b) heat treating the first main surface, which has the first film formed thereover, in a water vapor and hydrogen containing gas atmosphere having a water vapor hydrogen partial pressure ratio set at a ratio permitting oxidation of the first refractory metal without substantial oxidation of the silicon surface, thereby converting the first refractory metal without substantial oxidation of the silicon surface, thereby converting the first refractory metal to the oxide thereof to form a gate insulating film on the first main surface; and (c) prior to or after step (b), forming a gate electrode by patterning a second refractory metal which has a redox equilibrium curve in a water vapor and hydrogen containing gas atmosphere on the higher water vapor side than that of silicon.
- 2. A process according to claim 1, wherein the first refractory metal is titanium, zirconium or hafnium.
- 3. A process according to claim 2, wherein the water vapor and hydrogen containing gas atmosphere in the step (b) is formed by synthesizing water vapor in the presence of a catalyst.
- 4. A process according to claim 3, wherein the second refractory metal is tungsten or molybdenum.
- 5. A process according to claim 1, wherein the water vapor and hydrogen containing gas atmosphere in the step (b) is formed by synthesizing water vapor in the presence of a catalyst.
- 6. A process according to claim 1, wherein the second refractory metal is tungsten or molybdenum.
- 7. A process according to claim 2, wherein the second refractory metal is tungsten or molybdenum.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-158089 |
Jun 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/577,671, filed on May 25, 2000, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (11)
Foreign Referenced Citations (3)
Number |
Date |
Country |
59-132136 |
Jul 1984 |
JP |
60160667 |
Aug 1985 |
JP |
7-94716 |
Apr 1995 |
JP |
Non-Patent Literature Citations (1)
Entry |
Nakajima et al., “Poly-metal Gate Process—Ultrathin WsiN Barrier Layer Impermeable to Oxidant In-diffusion during Si Selective Oxidation”, ULSI Research Labs, Toshiba Corp, 1995. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/577671 |
May 2000 |
US |
Child |
09/635270 |
|
US |