Claims
- 1. In the process of making a semiconductor device wherein a conductor makes contact with a precisely positioned region of a first conductivity type in a substrate of a second conductivity type opposite to said first conductivity type the alignment improving steps of:
- positioning in contact with said semiconductor substrate in a precise location a conductor comprising a first layer of polysilicon contiguous with a second layer of a metal silicide, said polysilicon layer containing a diffusable dopant operable on diffusion to convert said substrate to said first conductivity type; and
- diffusing said dopant from said conductor into said substrate forming thereby a region of said first conductivity type in said substrate; and
- depositing at least one insulated electrode of a layer of polysilicon contiguous with a layer of a metal silicide overlapping said positioned conductor by the separate steps of sequentially depositing a layer of oxide, a layer of polysilicon and a layer of metal silicide.
- 2. The process of fabrication of a field effect transistor comprising:
- delineating by recessed oxidation a region of the semiconductor crystal of a first conductivity type;
- applying in contact with said delineated opening and over said recessed oxide a region of doped polycrystalline silicon the doping being of opposite conductivity type to said crystal;
- providing adjacent to said region of doped polysilicon a region of metal silicide material;
- applying a passivation coating over said silicide layer;
- diffusing source and drain contacts into said semiconductor crystal out of the impurities present in said polycrystalline layer;
- forming an opening through said layers exposing said semiconductor crystal between said diffused contacts; and
- forming a gate electrode in said opening comprised of at least a portion of polycrystalline silicon and a portion of silicide.
- 3. The process of claim 2 wherein said metal in said metal silicide is a metal that forms a passivating and insulating oxide with silicon.
- 4. The process of claim 2 wherein said providing of a region of metal silicide involves at least one of reacting said metal with said doped polycrystalline silicon and co-evaporating said metal along with said doped polycrystalline silicon.
Parent Case Info
This is a division of application Ser. No. 016,647 filed Mar. 1, 1979, now U.S. Pat. No. 4,329,706.
US Referenced Citations (8)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 2019091 |
Oct 1979 |
GBX |
Non-Patent Literature Citations (2)
| Entry |
| Rideout, IBM Tech. Discl. Bull., vol. 17, No. 6, Nov. 1974, pp. 1831-1833,vol. 18, No. 11, Apr. 1976, pp. 3840 and 3841. |
| Fortino et al., IBM Tech. Discl. Bull., vol. 20, No. 2, Jul. 1977, pp. 539 and 540, vol. 20, No. 11A, Apr. 1978, pp. 4286 and 4287. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
16647 |
Mar 1979 |
|