Claims
- 1. A semiconductor memory device comprising:
- an address buffer circuit having a first pair of output terminals controlled to be in a high impedance state during a predetermined refresh cycle;
- a refresh counter having a second pair of output terminals controlled to be in a high impedance state during a normal access cycle;
- a pair of common nodes connected to said first and second pair of output terminals; and
- drive means, common to said address buffer circuit and said refresh counter, for providing said pair of common nodes with a pair of complementary signals on the basis of a pair of output signals at the first pair of output terminals of said address buffer circuit or a pair of output signals at the second pair of output terminals of said refresh counter, wherein said address buffer circuit includes a first pair of open-drain type MOS transistors having drains coupled to said first pair of output terminals, and wherein said refresh counter includes a second pair of open-drain type MOS transistors having drains coupled to said first pair of output terminals.
- 2. A semiconductor memory device according to claim 1, wherein said drive means include first and second latch circuits coupled to said pair of common nodes, respectively.
- 3. A semiconductor memory device according to claim 2, wherein said drive means include a first MOS transistor having a gate coupled to one of said common nodes and a source-drain path coupled between a power supply voltage and the other of said common nodes, and a second MOS transistor having a gate coupled to said other of said common nodes and a source-drain path coupled between said power supply voltage and said one of said common nodes.
- 4. A semiconductor memory device according to claim 3, wherein said drive means include a pair of pull-up MOS transistors coupled between said power supply voltage and said pair of common nodes.
- 5. A semiconductor memory device according to claim 1, wherein said address buffer circuit includes a first switch MOS transistor coupled to said first pair of open-drain type MOS transistors in series for controlling said first pair of output terminals to be in a high impedance state.
- 6. A semiconductor memory device according to claim 1, wherein said refresh counter includes a first pair of switch MOS transistors coupled to said first pair of open-drain type MOS transistors in series for controlling said second pair of output terminals to be in a high impedance state.
- 7. A semiconductor memory device comprising:
- an address buffer circuit having a first output terminal controlled to be in a high impedance state during a predetermined refresh cycle;
- a refresh counter having a second output terminal controlled to be in a high impedance state during a normal access cycle;
- a common node connected to said first and second output terminals; and
- drive means, common to said address buffer circuit and said refresh counter, for providing said common node with a signal on the basis of an output signal at said first output terminal of said address buffer circuit or an output signal at said second output terminal of said refresh counter, wherein said address buffer circuit includes a first open-drain type MOS transistor having a drain coupled to said first output terminal, and wherein said refresh counter includes a second open-drain type MOS transistor having a drain coupled to said first output terminal.
Priority Claims (2)
Number |
Date |
Country |
Kind |
1-65838 |
Mar 1989 |
JPX |
|
1-69932 |
Mar 1989 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 496,280, filed Mar. 20, 1990, U.S. Pat. No. 5,217,917.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
48603 |
Mar 1986 |
EPX |
48812 |
Dec 1988 |
JPX |
49002 |
Feb 1990 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
496280 |
Mar 1990 |
|