Claims
- 1. A MIS field effect transistor comprising source and drain regions with a channel region formed therebetween, wherein said channel region is made of a semiconductor which is a mixture of crystalline and amorphous structures and which is doped with dangling bond neutralizer comprising hydrogen or a halogen at less than 5 mol % and where said semiconductor has lattice strain.
- 2. A MIS field effect transistor comprising source and drain regions with a channel region formed therebetween, wherein said channel region is made of a semiconductor which is a mixture of crystalline and amorphous structures and which is doped with dangling bond neutralizer consisting essentially of hydrogen at less than 5 mol % and where said semiconductor has lattice strain.
- 3. A MIS field effect transistor comprising source and drain regions with a channel region formed therebetween, wherein said source, drain and channel regions are made of a semiconductor which is a mixture of crystalline and amorphous structures and which is doped with dangling bond neutralizer consisting essentially of hydrogen at less than 5 mol % and where said semiconductor has lattice strain.
- 4. A MIS field effect transistor comprising source and drain regions with a channel region formed therebetween, wherein said channel region is made of a semiconductor which is a mixture of crystalline and amorphous structures and which is doped with dangling bond neutralizer consisting essentially of hydrogen at less than 5 mol % and where the diffusion length of at least the minority carriers of said semiconductor is at least one micron and where said semiconductor has lattice strain.
- 5. The MIS field effect transistor of claims 1 or 2, in which a gate insulating layer and a gate electrode is formed on said channel region.
- 6. The MIS field effect transistor of claims 1 or 2, wherein the particle size of said semiconductor is 5-200 .ANG..
- 7. The MIS field effect transistor of claims 1 or 2, wherein diffusion length of said semiconductor is 1-50 .mu.m.
- 8. The MIS field effect transistor of claims 1 or 2, wherein an interatomic distance of said semiconductor is 2.43.ANG..+-.20%.
- 9. The MIS field effect transistor of claims 1 or 2, wherein said transistor is formed on an insulating substrate selected from the group of glass, ceramic and semiconductor wafer having an insulating surface.
- 10. A MIS field effect transistor comprising source and drain regions with a channel region formed therebetween, wherein said source, drain and channel regions are made of a semiconductor which is a mixture of crystalline and amorphous structures and which is doped with dangling bond neutralizer comprising hydrogen or a halogen at less than 5 mol % and where said semiconductor has lattice strain.
- 11. The MIS field effect transistor of claims 10 or 3, in which a gate insulating layer and a gate electrode is formed on said channel region.
- 12. The MIS field effect transistor of claims 10 or 3, wherein the particle size of said semiconductor is 5-200 .ANG..
- 13. The MIS field effect transistor of claims 10 or 3, wherein the diffusion length of said semiconductor is 1-50 .mu.m.
- 14. The MIS field effect transistor of claims 10 or 3, wherein an interatomic distance of said semiconductor is 2.43.ANG..+-.20%.
- 15. The MIS field effect transistor of claims 10 or 3, wherein said transistor is formed on an insulating substrate selected from the group of glass, ceramic and semiconductor wafer having an insulating surface.
- 16. A MIS field effect transistor comprising source and drain regions with a channel region formed therebetween, wherein said channel region is made of a semiconductor which is a mixture of crystalline and amorphous structures and which is doped with dangling bond neutralizer comprising hydrogen or a halogen at less than 5 mol % and where the diffusion length of at least the minority carriers of said semiconductor is at least one micron and where said semiconductor has lattice strain.
- 17. The MIS field effect transistor of claims 16 or 4, in which a gate insulating layer and a gate electrode is formed on said channel region.
- 18. The MIS field effect transistor of claims 16 or 4, wherein the particle size of said semiconductor is 5-200 .ANG..
- 19. The MIS field effect transistor of claims 10 or 4, wherein an interatomic distance of said semiconductor is 2.43 .ANG..+-.20%.
- 20. The MIS field effect transistor of claims 16 or 4, wherein said transistor is formed on an insulating substrate selected from the group of glass, ceramic and semiconductor wafer having an insulating surface.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-88974 |
Jun 1980 |
JPX |
|
Parent Case Info
This application is a Continuation of Ser. No. 07/487,904, filed Mar. 5, 1990, now abandoned, which itself was a Divisional of Ser. No. 07/098,705, filed Sep. 18, 1987 abandoned, which was a continuation of Ser. No. 06/775,767, filed Sep. 13, 1985, now abandoned, which was a Divisional of Ser. No. 06/278,418, filed Jun. 29, 1981 (issued as U.S. Pat. No. 4,581,620 which, in turn, was reissued as U.S. Pat. No. Re. 34,658) which in turn is a Continuation-in-Part of Ser. No. 237,609, filed Feb. 24, 1981 (now U.S. Pat. No. 4,409,134).
US Referenced Citations (6)
Foreign Referenced Citations (4)
Number |
Date |
Country |
55-13939 |
Jan 1980 |
JPX |
55-13938 |
Jan 1980 |
JPX |
55-11330 |
Jan 1980 |
JPX |
55-11329 |
Jan 1980 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Matsuda et al., "Electrical and Structural Properties of Phosphorus -Doped Glow-discharge Si:F:H and Si:H Films", Japanese Journal of Applied Physics, vol. 19, No. 6, Jun. 1980, pp. L305-L308. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
98705 |
Sep 1987 |
|
Parent |
278418 |
Jun 1981 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
487904 |
Mar 1990 |
|
Parent |
775767 |
Sep 1985 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
237609 |
Feb 1981 |
|