Semiconductor package having side wall plating

Information

  • Patent Grant
  • 12224232
  • Patent Number
    12,224,232
  • Date Filed
    Friday, March 8, 2019
    6 years ago
  • Date Issued
    Tuesday, February 11, 2025
    a month ago
Abstract
Techniques are disclosed herein for forming a dual flat no-leads semiconductor package. The techniques begin with a package assembly that includes multiple non-singulated packages. The semiconductor package assembly includes a lead frame assembly having dies coupled thereto. A mold encapsulation covers at least portions of the dies and exposes a plurality of leads. A first cutting step exposes sidewalls of leads of the lead frame. An electroplating step deposits a plating on the exposed leads. A second cutting step cuts through the mold encapsulation aligned with the step cut sidewalls. A third cutting step perpendicular to the step cuts and is made through the lead frame and mold encapsulation to singulate the dies into individual packages.
Description
CROSS REFERENCE TO RELATED APPLICATION(S)

This application is a 371 application of International Application Serial No. PCT/US2019/021272, filed Mar. 8, 2019, the entire contents of which are hereby incorporated by reference as if fully set forth herein.


BACKGROUND

Flat “no-leads’ or “leadless” semiconductor packages electrically and physically couple integrated circuit dies (or “dice”) to printed circuit boards (“PCB”) with flat leads and without through holes extending through a printed circuit board (PCB). Note that although these packages are referred to as “no-leads” or “leadless” packages, the term “leads” in the present disclosure is used to refer to the flat contact pads present on flat no-leads packages. These packages have no “leads” in the sense that there are no leads that extend past or beyond the outer periphery of the package. Flat no-leads packages may be classified as quad flat no-leads (“QFN”) packages, having leads on all four sides of the package, and dual flat no-leads (“DFN”) packages, having leads on two opposing sides. Within these packages, one or more integrated circuit dies is encapsulated within a non-conductive molding material. An electrically conductive lead frame, typically made of a metal like copper, is electrically coupled to internal components of the package, such as the die, and exposes leads externally that can be electrically coupled to a PCB. Improvements to flat no-leads packages are constantly being made.


Leadless packages have several advantages over packages having leads extending beyond a perimeter of the package. Such packages may have a low profile as compared to other types of packages. Such packages may take up less space and thereby have a smaller “footprint” on a printed circuit board than conventional packages having leads extending beyond the perimeter of the package. Such leadless packages may also have better thermal performance as compared to packages having leads extending beyond the perimeter of the package.


An issue within the relevant industry as it concerns QFN and DFN semiconductor packages relates to the inspection of the solder connections to the leads of the packages. In order to ensure proper solder connections to QFN and DFN semiconductor packages, it is necessary to inspect the connections. These inspections can be performed by x-ray, for example, or by automated optical inspection (AOI). Automated optical inspection (AOI) systems are used to inspect, for example, semiconductor devices and printed circuit boards (PCBs), for defects. QFN and DFN semiconductor packages can allow for AOI, which is less costly than x-ray inspections, if the leads are oriented in such a manner that the portions of the sides or “flanks” of the leads are wettable by solder, such as by having solder wick up the sides or sidewalls of the exposed leads.


There is therefore the need for an efficient method of manufacturing a DFN semiconductor package that provides for wettable flanks that thereby allow AOI to confirm proper solder connections.


SUMMARY

In an aspect of the present invention, a method for fabricating semiconductor packages having step-cut wettable flanks is provided. The method includes making a first series of parallel cuts through plating bars of a package assembly, and partially through a mold encapsulation of the package assembly, wherein the package assembly includes a plurality of die packages organized in rows, each die package having an integrated circuit die and a plurality of leads encapsulated in the mold encapsulation, wherein the die packages are electrically coupled together via the plating bars, and wherein, within each die package, a die paddle is electrically coupled to opposing plating bars via one or both of tie bonds and wire bonds. The method also includes electroplating exposed surfaces of the leads. The method further includes making a second series of parallel cuts aligned with the first series of parallel cuts, fully through the mold encapsulation, thereby forming step-cut wettable flanks. The method also includes making a third series of parallel cuts, perpendicular to the first series of parallel cuts and the second series of parallel cuts, the third series of parallel cuts being made fully through the mold encapsulation and the lead frame.


In another aspect of the invention, a dual flat no-leads (“DFN”) semiconductor package fabricated through a method for fabricating semiconductor packages having step-cut wettable flanks is provided. The method includes making a first series of parallel cuts through plating bars of a package assembly, and partially through a mold encapsulation of the package assembly, wherein the package assembly includes a plurality of die packages organized in rows, each die package having an integrated circuit die and a plurality of leads encapsulated in the mold encapsulation, wherein the die packages are electrically coupled together via the plating bars, and wherein, within each die package, a die paddle is electrically coupled to opposing plating bars via one or both of tie bonds and wire bonds. The method further includes electroplating exposed surfaces of the leads. The method also includes making a second series of parallel cuts aligned with the first series of parallel cuts, fully through the mold encapsulation, thereby forming step-cut wettable flanks. The method further includes making a third series of parallel cuts, perpendicular to the first series of parallel cuts and the second series of parallel cuts, the third series of parallel cuts being made fully through the mold encapsulation and the lead frame.


In another aspect of the invention, a dual flat no-leads (“DFN”) semiconductor package is provided. The DFN semiconductor package includes a mold encapsulation. The DFN semiconductor package also includes a lead frame at least partially disposed within the mold encapsulation, wherein the lead frame has an integrated circuit die disposed on a die paddle of the lead frame, the lead frame also having one of a tie bar or a wire bond extending from the die paddle to an edge of the mold encapsulation. The DFN semiconductor package also includes a pair of opposing step-cut wettable flanks on opposite sides of the package, exposing sidewalls of leads of the lead frame to be electrolytically plated. The electrolytically plated sidewalls are configured to receive solder for attachment to, for example, a printed circuit board (“PCB”).





BRIEF DESCRIPTION OF THE DRAWINGS

A more detailed understanding can be had from the following description, given by way of example in conjunction with the accompanying drawings wherein:



FIG. 1A is a flow diagram of an illustrative method for forming a package assembly, according to an example;



FIG. 1B is a flow diagram of an illustrative method for forming a DFN semiconductor package according to an example;



FIG. 2A illustrates a first set of cuts made to a package assembly, according to an example;



FIG. 2B illustrates electroplating applied to wettable flanks of the package assembly, according to an example;



FIG. 2C illustrates a second set of cuts, aligned with the step-cut wettable flanks, made fully through the molding, according to an example;



FIG. 2D illustrates third set of cuts, perpendicular to the first and second sets, to singulate the dies, according to an example;



FIG. 2E illustrates singulated dies having wettable flanks, according to an example;



FIG. 3A is a cross-sectional view illustrating the first series of cuts of FIG. 2A, according to an example;



FIG. 3B is a cross-sectional view illustrating the second series of cuts of FIG. 2C, according to an example;



FIG. 4A illustrates a top orthographic view of a singulated die having wettable flanks, according to an example;



FIG. 4B illustrates a transparent top orthographic view of a singulated die having wettable flanks, according to an example;



FIG. 4C illustrates a bottom orthographic view of a singulated die having wettable flanks, according to an example;



FIG. 4D illustrates a transparent bottom orthographic view of a singulated die having wettable flanks, according to an example; and



FIG. 5 illustrates an electrolytic plating technique, according to an example.





DETAILED DESCRIPTION

Certain terminology is used in the following description for convenience only and is not limiting. The words “right,” “left,” “top,” and “bottom” designate directions in the drawings to which reference is made. The words “a” and “one,” as used in the claims and in the corresponding portions of the specification, are defined as including one or more of the referenced item unless specifically stated otherwise. This terminology includes the words above specifically mentioned, derivatives thereof, and words of similar import. The phrase “at least one” followed by a list of two or more items, such as “A, B, or C,” means any individual one of A, B or C as well as any combination thereof.


The description provided herein is to enable those skilled in the art to make and use the described embodiments set forth. Various modifications, equivalents, variations, combinations, and alternatives, however, will remain readily apparent to those skilled in the art. Any and all such modifications, variations, equivalents, combinations, and alternatives are intended to fall within the spirit and scope of the present invention defined by claims.


Techniques are disclosed herein for forming wettable flanks on DFN semiconductor packages. The techniques begin with a package assembly that includes multiple non-singulated packages. The package assembly includes a lead frame assembly having dies and other internal package components (such as wire bonds) coupled thereto. The dies and other components form different regions of non-singulated packages. The dies and other components are encapsulated within a non-conductive mold encapsulation material (also referred to as a “molding,” “mold,” “encapsulation,” “encapsulation material,” or other similar term herein) that covers most of the package components but may leave exposed certain electrical contact pads (referred to herein as “leads”) and, possibly, thermal contact pads (referred to herein as “die paddles”). The lead frame provides a continuous electrical connection between one end of the package assembly and the other, and between the various exposed leads and die paddles of the packages. Elements such as wire bonds or tie bars may assist with forming the electrical connection. This electrical connection is used to allow for current flow during electroplating. At the borders of the regions defining different package dies are plating bars, which are portions of the lead frame assembly that electrically join the different die packages before the die packages are singulated.


A cutting device, such as, for example, as a saw, waterjet cutting device, laser cutting device, or a plasma cutting device, makes step cuts through the lead frame and partially to a depth, but not completely through the molding, to expose certain sidewalls of the leads. Then, at least portions of these exposed sidewalls are electrolytically plated. In addition, bottom surfaces of the leads are electrolytically plated, and bottom surfaces of certain exposed die paddles or contact pads may be electrolytically plated. Within each die package, a die paddle is coupled to right and left plating bars via tie bars or wire bonds to allow for the current flow for electrolytic plating. Subsequently, a cutting device makes cuts fully through the molding, in the same direction and position as the first cuts, to separate the rows of die packages. A third set of cuts is made, perpendicular to the first and second sets of cuts, to singulate the dies. The edges exposed by the third set of cuts are not plated. Thus, a finished semiconductor package may be formed as a DFN semiconductor package.



FIG. 1A is a flow diagram of an illustrative method 100 for forming a package assembly, according to an aspect of the present invention. The method 100 begins at step 102, where one or more dies are deposited onto a lead frame assembly. The lead frame assembly includes multiple package lead frames integrated into a single part or unit. The lead frame assembly may include one or more fiducial marks which are marks detectable by a machine that allow the machine to align itself for cutting. The lead frame assembly may be any metal alloy. Die packages are typically formed in an array of die packages which are then cut (“singulated”) into individual die packages. To form this array, a single lead frame assembly is cut from a lead frame material such as a sheet of copper. The lead frame assembly has, integrated therein, multiple lead frame portions corresponding to individual packages. At step 102, one or more of the integrated circuit dies are deposited on the lead frame assembly. At step 104, other components, such as wire bonds, conductive clips (elements within the package that couple the die(s) to one or more leads), or other elements are deposited to form packages. At step 106, a mold encapsulation is deposited around the lead frame and other components of the packages. The mold encapsulation provides a physical and electrical barrier to the components of the package. At the end of method 100 is a package assembly that includes multiple non-singulated package dies with package components (e.g., dies, the lead frame, and the components that couple the dies to the lead frame) encapsulated within a molding material.



FIG. 1B is a flow diagram of an illustrative method 100 for forming a DFN semiconductor package according to an aspect of the present invention. The method 150 of FIG. 1B is discussed in conjunction with FIGS. 2A-2E, which illustrate stages of a package assembly 200 as the method 150 proceeds. The method 150 begins with a package assembly 200 (shown in FIG. 2A) that includes a lead frame assembly 205 having an integrated circuit die disposed on and attached thereto. The die is surrounded, at least partially, by an encapsulation material 202. The continuous lead frame assembly 205 includes a plurality of plating bars 203, die paddles 206 (or “pads”), and package edge leads 204, that are fully electrically coupled together in FIG. 2A. The leads 204 are formed from a conductive material and are configured to receive plating, described in further detail herein, in order to function as the solderable contacts for the package to be connected to a printed circuit board. Non-conductive mold encapsulation material 202 surrounds the lead frame assembly 205. The packages are dual flat no-leads (“DFN”) packages because the packages have two opposing wettable lead sides 207 that include a plurality of leads 204 for external electrical coupling and two opposing non-wettable sides 209 that do not include leads.


The package assembly 200 includes an array of uncut (or “joined” or “non-singulated”) packages 210. The packages include circuitry elements such as integrated circuit dies, conductive elements such as wire bonds, and other elements that are not shown in FIGS. 2A-2E because these figures only show the bottom surface of the package assembly 200 (with the exception of the tie bars 215, 217, and 219, which are not exposed on the bottom surface of the package because these elements are internal to the mold encapsulation 202, but are shown in FIGS. 2A-2E for clarity). More specifically, it should be understood that in the package assembly 200 illustrated, the mold encapsulation 202 has already been deposited around the lead frame 204 and other components and thus what is seen is the mold encapsulation 202 and portions of the lead frame 205 exposed through the mold encapsulation 202. The specific package configuration shown and described in this specification is an example, and details of this configuration should not be taken to be limiting. For example, each package 210 is shown with one die paddle 206, a gate lead 213, and a source lead 211. Thus, in the package 210, a die, which is thermally coupled to the die paddle 206, is electrically coupled to leads 204, and to the gate lead 213 and the source lead 211 via conductive elements internal to the package 210, such as wire bonds. Although a specific number and configuration of leads 204 is shown, the techniques of the present disclosure are applicable to packages 210 having any configuration of leads 204 and/or die paddles 206. For instance, in some packages, a gate lead and/or source lead may not be present. Leads may be present in any configuration. Additionally, any number of dies may be present within the packages, each connected to leads in different configurations.


The plating bars 203 are portions of the lead frame assembly 205 that do not eventually form the lead frame of the individual die packages 210 after the die packages 210 are singulated. In other words, the plating bars 203 provide structural integrity and electrical conductivity across the die packages 210 for electroplating.


At step 152, a cutting device performs a first step cut fully through the lead frame 205 and partially through the mold encapsulation 202. This cut is made adjacent to the wettable lead sides 207 of the packages 210, in order to expose sidewalls of the leads 204 for electroplating. The cutting device may be, for example, a saw having a physical blade, a laser cutter, a plasma cutter, or a water jet cutter, or any other acceptable cutting technique as known to those of skill in the art. The cuts may be referred to herein as a first series of parallel cuts. The cutting is illustrated in FIG. 2A. The width of the blade (or other cutting element) used is sufficient to cut the edges of the leads 204 of two adjacent die packages 210. Further, the cut is made fully through the lead frame 205 (specifically, through the horizontal plating bars 203) but not fully through the corresponding mold encapsulation, which allows the package assembly 200 to be handled as a single integrated or joined unit through subsequent steps. The cutting at step 152 forms sidewalls 220 at portions of the leads 204.


At step 154, an electrolytic plating process is performed, using an electrolytic plating device in order to plate the lead frame assembly 205. Lead frames are typically made of a material such as copper. A layer of a metal such as tin or a tin alloy is plated on the surface of the copper to protect from oxidation and to provide a wettable surface for soldering. In a typical electrolytic plating arrangement, the lead frame is clipped in a tin solution and the lead frame is electrically coupled to the cathode of an electrolytic plating device. The anode is coupled to the plating material, which is also clipped in the solution. An electrical current is applied to the lead frame which causes the plating material to be deposited on the surface of the lead frame so that the leads 204 and die paddles 206 are plated with the plating material. In the electrolytic plating technique used for the techniques described herein, a plating material other than tin may be used, such as gold, palladium, or silver. The cuts made at step 152 expose the wettable side-walls 220 of the leads 204 so that electroplating plates the leads 204 with a plating material. The cuts made in step 152 electrically decouple the rows of lead frames, but within each row, there is electrical continuity from left to right as oriented in the Figure. More specifically, in each package 210, current flows from a left plating bar 203, through each elements of the package 210 to be plated, to a right plating bar 203, and then to the next package 210 over, through the shared plating bar 203. Each individual element to be plated in each package 210 is thus electrically coupled to the left and right plating bars 203. Specifically, the die paddle 206 is coupled to a left plating bar 203 through a tie bar 215. A tie bar is a part of the lead frame that provides electrical conductivity and/or structural continuity, between elements in the die package 210 and plating bars 203 or other elements external to the die package 210. In some examples, tie bars are generally thinner than other conductive elements that are part of the lead frame 205 and that extend out of the die package 210, and tie bars typically do not extend to the bottom surface of the die package 210. The die paddle 206 is also electrically coupled to several leads 204. The die paddle 206 is further coupled to the right plating bar 203 through a tie bar 217. The source lead 211 and the gate lead 213 are both coupled to the right plating bar 203 through tie bars 219. Any of the source and gate lead tie bars 219, and the tie bar 217 that couples the die paddle 206 to the right plating bar 203 may be replaced with other conductive elements, such as wire bonds, for the purpose of electrically coupling any of the die paddle 206, the gate lead 213, or the source lead 211 to the right plating bar 203. A wire bond differs from a tie bar in that a wire bond is not a part of the lead frame, but is instead deposited or coupled between portions of the lead frame or components, such as between a die paddle and a lead to provide an electrical connection.


At step 156, a cutting device makes a second set of parallel cuts aligned with the first set of parallel cuts. The width of the second set of parallel cuts is smaller than the width of the first set of cuts made at step 152, as shown in FIG. 2C. These cuts form the step cut wettable flanks of the dies and fully separate the mold encapsulation for the different rows. The step cut wettable flanks are step cut sides that expose sidewalls of the leads for application of solder so that they can be inspected such as via AOI. The two widths of the step cuts are shown in FIG. 2C as width 1 (W1) and width 2 (W2), with W1 being greater than W2.


At step 158, a cutting device makes a third set of parallel cuts that are perpendicular to the first and second sets of parallel cuts. The third set of parallel cuts are aligned to cut through the plating bars 203, in order to singulate the dies 210. The third set of parallel cuts are made deep enough to fully cut through the lead frame 205 and the mold encapsulation 202. FIG. 2E illustrates the singulated packages 210 having wettable flanks.



FIGS. 3A-3B illustrate details related to steps 152 and 156. A cutter 301 is shown in both figures. FIG. 3A illustrates an example of the step cut partially fully through the lead frame and partially through the molding as described in step 152 and as shown in FIG. 2A. The cut shown in FIG. 3A is made at a first thickness configured to expose the sidewalls of the leads 204 of the packages 210. The cut is shown in FIG. 3A as being made with a saw blade having a thickness labeled “Z1,” but any technically feasible means for making the cut could be used, such as, for example, a laser cutter, a plasma cutter, or a water jet cutter, or any other acceptable cutting technique as known to those of skill in the art.



FIG. 3B illustrates an example of the second step cut, which is fully through the encapsulation material that remains after the step cuts of step 152 and FIG. 2A. The leads 204 have a plating material 310 deposited thereon via electrolytic plating to form step-cut wettable flanks 312.



FIGS. 4A-4D illustrate different views of a singulated die package 210, illustrating the step-cut wettable flanks formed according to the method 150 of FIG. 1B. FIGS. 4A and 4B illustrate orthographic views, illustrating the top and sides of the package 210 and FIGS. 4C and 4D illustrate orthographic views, illustrating the bottom and sides of the package 210.


Referring to FIGS. 4A-4D together, the package 210 depicted includes a mold encapsulation 202 and has step-cut wettable flanks 312 with electrolytic plating formed on the leads 204 of two opposing sides in accordance with the technique described in FIG. 1B. The step-cut wettable flanks 312 include the portions of the die package 210 at which the step cuts of steps 152 and 156 are made and also include the leads 204 that are electrolytically plated. Edges of tie bars 215, 217, and 219, electrically coupled to portions of the lead frame 205 internal to the mold encapsulation 202 are revealed in the non-plated sides of the package 210. FIGS. 3C and 3D illustrate the bottom surfaces of the leads 204 and die paddles 206, which, as described elsewhere herein, are electrolytically plated.


Internally, the illustrated package 210 includes a die 402. The die 402 is mounted on, and thermally coupled to die paddle 206, which is a part of the lead frame 205. Wire bonds couple the die 404 to the leads 204 of the lead frame 205. The source lead 211 and gate lead 213 are coupled to the die 402 via wire bonds 404. Further, the source lead 211 is coupled to a tie bar 219, which is not plated and is not functional in the finished package, but is used for the purpose of maintaining electrical continuity between die packages for electroplating as described with respect to FIGS. 1B and 2A-2E. The gate lead 213 is coupled to a tie bar 219, which is also not plated and serves a similar function as the tie bar 219 for the source lead 211. The die paddle 206 is coupled to a tie bar 217 which also serves no purpose in the finished package and is not plated, but is used during electroplating to make the full electrical connection across the different die packages. A tie bar 215 is present on an opposing side and is coupled to the die paddle 206. The tie bar 215 serves a similar purpose to the other tie bars and is not plated.



FIG. 5 illustrates an illustrative electrolytic plating technique. Such a technique could be used for example as part of step 104, illustrated in FIG. 2B. According to the technique, in an electroplating device 500, the package assembly 200 (only a part of which is shown in FIG. 5) is placed into a solution 502. The cathode of a power source 504 is electrically coupled to the lead frame 205 and the anode of the power source 504 is coupled to a plating material 506. When current is applied by the power source 504, plating material 508 is deposited onto the exposed surfaces of the lead frame 205.


It will be appreciated that the foregoing is presented by way of illustration only and not by way of any limitation. It is contemplated that various alternatives and modifications may be made to the described embodiments without departing from the spirit and scope of the invention. Having thus described the present invention in detail, it is to be appreciated and will be apparent to those skilled in the art that many physical changes, only a few of which are exemplified in the detailed description of the invention, could be made without altering the inventive concepts and principles embodied therein. It is also to be appreciated that numerous embodiments incorporating only part of the preferred embodiment are possible which do not alter, with respect to those parts, the inventive concepts and principles embodied therein. The present embodiment and optional configurations are therefore to be considered in all respects as exemplary and/or illustrative and not restrictive, the scope of the invention being indicated by the appended claims rather than by the foregoing description, and all alternate embodiments and changes to this embodiment which come within the meaning and range of equivalency of said claims are therefore to be embraced therein.

Claims
  • 1. A method for fabricating a semiconductor package, the method comprising: providing a lead frame assembly, the lead frame assembly comprising: a plurality of plating bars, the plurality of plating bars comprising a first set of plating bars spaced apart from each other and extending in a first direction, and a second set of plating bars spaced apart from each other and extending in a second direction generally perpendicular to the first direction, anda plurality of die packages organized in rows with each die package having an integrated circuit die, each die package of the plurality of die packages having a bottom surface, a first side and an opposite second side, a third side and an opposite fourth side,each die package of the plurality of die packages positioned between, attached to and electrically coupled to a plating bar of the first set of plating bars adjacent the first side of the die package and an opposing plating bar of the first set of plating bars adjacent the second side of the die package, each die package of the plurality of die packages positioned between, attached to and electrically coupled to a plating bar of the second set of plating bars adjacent the third side and an opposing plating bar of the second set of plating bars adjacent the fourth side;each die package of the plurality of die packages comprising: a die paddle electrically coupled via a single first tie bar to a respective one of the plating bars of the first set of plating bars adjacent the first side of the die package, and electrically coupled via a single second tie bar to an opposing respective one of the plating bars of the first set of plating bars adjacent the second side of the die package;a plurality of leads, each of the plurality of leads having a sidewall and a bottom surface, at least some of the plurality of leads extending from and electrically coupled to the die paddle, at least one lead of the plurality of leads being spaced apart from the die paddle and electrically coupled to the respective plating bar of the first set of plating bars adjacent the second side of the die package via a single third tie bar;encapsulating at least portions of the lead frame assembly with a mold encapsulation while leaving exposed bottom surfaces of the plurality of leads and bottom surfaces of the die paddles, the lead frame assembly and mold encapsulation forming a package assembly;making a first series of parallel cuts completely through the second set of plating bars of the package assembly and partially through the mold encapsulation of the package assembly to create exposed portions of surfaces of sidewalls of the plurality of leads;electroplating at least portions of the exposed portions of the surfaces of the sidewalls of the plurality of leads;making a second series of parallel cuts aligned with the first series of parallel cuts, fully through the mold encapsulation, a width of the second series of parallel cuts smaller than a width of the first series of parallel cuts, thereby forming step-cut wettable sides; andmaking a third series of parallel cuts fully through the mold encapsulation and the first set of plating bars, perpendicular to the first series of parallel cuts and the second series of parallel cuts.
  • 2. The method of claim 1, wherein a first set of leads of the plurality of leads are positioned adjacent the third side of a respective die package of the plurality of die packages, and wherein a second set of leads of the plurality of leads are positioned adjacent the fourth side of a respective die package of the plurality of die packages.
  • 3. The method of claim 2, wherein sidewalls of the first set of leads are aligned with each other along a facing surface of a respective plating bar of the second set of plating bars adjacent the third side of a respective die package, and wherein sidewalls of the second set of leads are aligned with each other along a facing surface of a respective plating bar of the second set of plating bars adjacent the fourth side of the respective die package.
  • 4. The method of claim 1, wherein the at least one lead of the plurality of leads spaced apart from the die paddle comprises a gate lead.
  • 5. The method of claim 4, wherein at least one lead of the plurality of leads comprises a source lead, the source lead spaced apart from the die paddle and the gate lead and electrically coupled to a same respective plating bar as the gate lead via a single fourth tie bar.
  • 6. The method of claim 5, wherein the second tie bar extends between the gate lead and the source lead.
  • 7. The method of claim 1, further comprising: electroplating the exposed bottom surfaces of the die paddles, and electroplating the exposed bottom surfaces of the plurality of leads.
  • 8. The method of claim 1, wherein the first side of each of the die packages of the plurality of die packages and the second side of each of the die packages of the plurality of die packages are not electrolytically plated.
  • 9. The method of claim 1, wherein the first tie bar has a diameter greater than a diameter of the second tie bar.
  • 10. A method for fabricating a semiconductor package, the method comprising: providing a die package comprising a die paddle and a plurality of leads, the die paddle and the plurality of leads having bottom surfaces, each of the plurality of leads having a sidewall, wherein at least some of the plurality of leads extend from the die paddle and are electrically coupled to the die paddle, and wherein at least one lead of the plurality of leads is spaced apart from the die paddle;providing a plurality of plating bars surrounding, attached to and electrically coupled to the die package, the plurality of plating bars comprising a first set of plating bars spaced apart from each other and extending in a first direction, and a second set of plating bars spaced apart from each other and extending in a second direction perpendicular to the first direction;electrically coupling a first side of the die paddle to one of the plurality of plating bars of the first set of plating bars via a single first tie bar;electrically coupling an opposite second side of the die paddle to a different one of the plurality of plating bars of the first set of plating bars via a single second tie bar;electrically coupling the at least one lead of the plurality of leads that is spaced apart from the die paddle to one of the plurality of plating bars of the first set of plating bars via a single third tie bar;encapsulating at least portions of the die package and at least portions of the plurality of plating bars with a mold encapsulation while leaving exposed the bottom surfaces of the plurality of leads and the bottom surface of the die paddle;making a first series of parallel cuts through the second set of plating bars of the plurality of plating bars, and partially through the mold encapsulation to create exposed portions of surfaces of sidewalls of the plurality of leads;electroplating at least portions of the exposed portions of the surfaces of the sidewalls of the plurality of leads;making a second series of parallel cuts aligned with the first series of parallel cuts, fully through the mold encapsulation, a width of the second series of parallel cuts being smaller than a width of the first series of parallel cuts, thereby forming step-cut wettable sides; andmaking a third series of parallel cuts, perpendicular to the first series of parallel cuts and the second series of parallel cuts, the third series of parallel cuts being made fully through the mold encapsulation and the first set of plating bars of the plurality of plating bars.
  • 11. The method of claim 10, wherein the at least one lead of the plurality of leads spaced apart from the die paddle comprises a gate lead.
  • 12. The method of claim 11, wherein at least one lead of the plurality of leads comprises a source lead, the source lead spaced apart from the die paddle and the gate lead and electrically coupled to a same respective plating bar as the gate lead via a single fourth tie bar.
  • 13. The method of claim 12, wherein the second tie bar extends between the gate lead and the source lead.
  • 14. The method of claim 10, wherein the first side of the die package of and the second side of the die package are not electrolytically plated.
  • 15. The method of claim 10, wherein the first tie bar has a diameter greater than a diameter of the second tie bar.
  • 16. The method of claim 10, wherein a first set of leads of the plurality of leads is positioned adjacent a plating bar of the second set of plating bars, and wherein an opposite second set of leads of the plurality of leads is positioned adjacent a different plating bar of the second set of plating bars.
  • 17. The method of claim 16, wherein sidewalls of the first set of leads are aligned with each other along a facing surface of a respective plating bar of the second set of plating bars, and wherein sidewalls of the second set of leads are aligned with each other along a facing surface of a respective plating bar of the second set of plating bars.
  • 18. The method of claim 10, wherein the plurality of leads comprise copper and the electroplating plates the plurality of leads with tin.
  • 19. A dual flat no-leads (“DFN”) semiconductor package made according to the method of claim 10.
PCT Information
Filing Document Filing Date Country Kind
PCT/US2019/021272 3/8/2019 WO
Publishing Document Publishing Date Country Kind
WO2020/185192 9/17/2020 WO A
US Referenced Citations (117)
Number Name Date Kind
5801432 Rostoker et al. Sep 1998 A
5976912 Fukutomi et al. Nov 1999 A
6001671 Fjelstad Dec 1999 A
6219908 Farnworth et al. Apr 2001 B1
6238952 Lin May 2001 B1
6400004 Fan et al. Jun 2002 B1
6498099 McLellan et al. Dec 2002 B1
6608366 Fogelson et al. Aug 2003 B1
6774659 Chiang Aug 2004 B1
6872599 Li et al. Mar 2005 B1
6888231 Maeda May 2005 B2
6987034 Chiang Jan 2006 B1
7119421 Rohrmoser et al. Oct 2006 B2
7183630 Fogelson et al. Feb 2007 B1
7645635 Wood et al. Jan 2010 B2
7719094 Wu et al. May 2010 B2
7816186 San Antonio et al. Oct 2010 B2
7943431 San Antonio et al. May 2011 B2
8017447 Olsen Sep 2011 B1
8071427 Celaya et al. Dec 2011 B2
8076181 Pruitt et al. Dec 2011 B1
8093097 Lange et al. Jan 2012 B2
8159826 Dijkstra et al. Apr 2012 B2
8329509 Gong et al. Dec 2012 B2
8395399 Rousseville et al. Mar 2013 B2
8436460 Gamboa et al. May 2013 B1
8437141 Rogy et al. May 2013 B2
8535982 Abdo et al. Sep 2013 B1
8541786 Boomen et al. Sep 2013 B2
8642461 Huening Feb 2014 B2
8685795 Wang Apr 2014 B2
8728929 Van Kempen et al. May 2014 B2
8809121 Li et al. Aug 2014 B2
8968510 Rogy et al. Mar 2015 B2
9006034 Sirinorakul Apr 2015 B1
9018537 Karrer Apr 2015 B2
9070669 Daniels et al. Jun 2015 B2
9099486 Merz et al. Aug 2015 B2
9153529 Van Kempen et al. Oct 2015 B2
9206794 Gridelet Dec 2015 B2
9281284 Yap et al. Mar 2016 B2
9287200 Higgins, III Mar 2016 B2
9324637 Bai et al. Apr 2016 B1
9379071 Kamphuis et al. Jun 2016 B2
9391007 Yeung et al. Jul 2016 B1
9418919 Groenhuis et al. Aug 2016 B2
9425130 Leung et al. Aug 2016 B2
9443791 Leung et al. Sep 2016 B2
9461009 Higgins, III et al. Oct 2016 B1
9466585 Kamphuis et al. Oct 2016 B1
9472528 Yap Oct 2016 B2
9538659 Viswanathan et al. Jan 2017 B2
9589928 Bai et al. Mar 2017 B2
9606079 Merz Mar 2017 B2
9607918 Gong et al. Mar 2017 B2
9640463 Lam et al. May 2017 B2
9673150 Gong et al. Jun 2017 B2
9741692 Karhade et al. Aug 2017 B2
9779349 Rogy et al. Oct 2017 B2
9847283 Ke et al. Dec 2017 B1
9935079 Foong et al. Apr 2018 B1
9966326 Mustanir et al. May 2018 B2
9974174 Wenzel et al. May 2018 B1
10079198 Cadag et al. Sep 2018 B1
10083866 Bin Mohd Arshad et al. Sep 2018 B2
10199311 Truhitte et al. Feb 2019 B2
10410941 Leung et al. Sep 2019 B2
20020063315 Huang et al. May 2002 A1
20030006055 Chien-Hung et al. Jan 2003 A1
20040046240 Hasebe et al. Mar 2004 A1
20050023658 Tabira Feb 2005 A1
20050116321 Li et al. Jun 2005 A1
20060035414 Park Feb 2006 A1
20070126092 San Antonio et al. Jun 2007 A1
20080006937 Matsunami Jan 2008 A1
20080206588 Lange et al. Aug 2008 A1
20080230926 Dijkstra et al. Sep 2008 A1
20080246132 Kasuya et al. Oct 2008 A1
20080268578 Shimanuki et al. Oct 2008 A1
20080308310 Rogy et al. Dec 2008 A1
20080309462 Rogy et al. Dec 2008 A1
20090079044 Wu et al. Mar 2009 A1
20100187663 Celaya et al. Jul 2010 A1
20100253372 Rousseville et al. Oct 2010 A1
20110033315 Gridelet Feb 2011 A1
20110147925 Van Kempen et al. Jun 2011 A1
20110244629 Gong et al. Oct 2011 A1
20110309514 Boomen et al. Dec 2011 A1
20120181678 Groenhuis et al. Jul 2012 A1
20130334619 Merz et al. Dec 2013 A1
20130334695 Tijssen et al. Dec 2013 A1
20130341734 Merz Dec 2013 A1
20140167238 Jeon et al. Jun 2014 A1
20140357022 Stacey Dec 2014 A1
20150035166 Letterman, Jr. et al. Feb 2015 A1
20150294924 Bai et al. Oct 2015 A1
20150303156 Kamphuis et al. Oct 2015 A1
20160005679 Israel et al. Jan 2016 A1
20160035651 Leung et al. Feb 2016 A1
20160126169 Leung May 2016 A1
20160181122 Eugene Lee et al. Jun 2016 A1
20160218008 Li et al. Jul 2016 A1
20160276251 Mustanir et al. Sep 2016 A1
20160372403 Lam et al. Dec 2016 A1
20170005030 Kitnarong et al. Jan 2017 A1
20170133302 Truhitte et al. May 2017 A1
20170271249 Kasuya et al. Sep 2017 A1
20170338170 Ziglioli Nov 2017 A1
20170352610 Sirinorakul Dec 2017 A1
20170358514 Yeung et al. Dec 2017 A1
20170372988 Groenhuis et al. Dec 2017 A1
20180033647 Bin Mohd Arshad et al. Feb 2018 A1
20180068920 Leung et al. Mar 2018 A1
20180102287 Santos et al. Apr 2018 A1
20180358286 Cadag Dec 2018 A1
20200266172 Nishimura Aug 2020 A1
20210375641 Ding Dec 2021 A1
Foreign Referenced Citations (31)
Number Date Country
1966743 Feb 2011 EP
1958133 Mar 2011 EP
2337068 Jun 2011 EP
2361000 Aug 2011 EP
2400534 Dec 2011 EP
2677540 Dec 2013 EP
2693465 Feb 2014 EP
2677307 May 2016 EP
3051592 Aug 2016 EP
2677306 Nov 2017 EP
3261115 Dec 2017 EP
3293760 Mar 2018 EP
3306660 Apr 2018 EP
3319122 Jun 2019 EP
2704192 Jul 2019 EP
2014-72236 Apr 2014 JP
2016-219520 Dec 2016 JP
201019404 May 2010 TW
201128758 Aug 2011 TW
201133655 Oct 2011 TW
201803060 Jan 2018 TW
2006134534 Dec 2006 WO
2007052234 May 2007 WO
2007060631 May 2007 WO
2009072052 Jun 2009 WO
2009125250 Oct 2009 WO
2009133499 Nov 2009 WO
2009144672 Dec 2009 WO
2010032192 Mar 2010 WO
2020185192 Sep 2020 WO
2020185193 Sep 2020 WO
Non-Patent Literature Citations (11)
Entry
Rogren, Philip E. et al. “A High Performance and Cost Effective Molded Array Package Substrate.” (2010).
Koschmieder et al., “Soldering the QFN Stacked Die Sensors to a PC Board,” Freescale Semiconductor Application Note, AN3111, Rev. 5 (Apr. 2010).
NXP Semiconductors, “Surface Mount Reflow Soldering,” Application Note, Rev. 6, AN10365 (Jul. 30, 2012).
Chip Scale Review, The Future of Semiconductor Packaging, vol. 18, No. 6, (Nov.-Dec. 2014).
Janóczki et al., “Automatic Optical Inspection of Soldering,” (2013).
Amkor MicroLeadFrame® Data Sheet, DS572S (2017).
Cision PRWeb, “NXP Introduces LIN Transceiver for Smaller, Lighter and More Cost-Efficient ECU Designs,” (Feb. 23, 2012).
NXP Semiconductors, TJA1027: Lin 2.2A/SAE J2602 transceiver, Product data sheet, Rev. 2 (Apr. 24, 2013).
J. Ganjei, “Improved QFN Reliability by flank tin plating process after singulation,” 2015 10th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 2015, pp. 137-140.
International Preliminary Report on Patentability Chapter I issued Aug. 25, 2021 for PCT International Application No. PCT/US2019/021272.
International Search Report mailed May 14, 2019 for PCT International Application No. PCT/US2019/021272.
Related Publications (1)
Number Date Country
20220181239 A1 Jun 2022 US