The present embodiments relate to a semiconductor package substrate, a semiconductor package assembled using the substrate, and methods for making the substrate and the package.
Some conventional package substrates include at least one conductive through via for interconnecting top and bottom circuits. In the manufacturing process, the conductive through vias are formed by plating a conductive metal in through holes formed in the package substrate.
However, in the production of high aspect ratio package substrates, fully filling the substrate's high-aspect-ratio through holes by Cu-plating often leads to over-plating, which, in turn, results in over-plated Cu on a resist pattern or poor line definition in a subsequent circuit-forming step of selectively etching.
One of the present embodiments comprises a semiconductor package. The package comprises a substrate. The substrate comprises a core having a plurality of through holes and defining a first surface. The substrate further comprises a plurality of circuit segments disposed on the core. Each of the circuit segments includes a first patterned metal layer on the first surface, an intermediate metal layer on the patterned metal layer, a barrier layer on the intermediate metal layer, and a second patterned metal layer on the barrier layer. The substrate further comprises a plurality of conductive pillars disposed in the through holes of the core and connected to the circuit segments. An end of each conductive pillar protrudes from the first surface of the core such that an end surface of each conductive pillar is coplanar with a surface of a corresponding portion of the barrier layer. The upper metal pattern covers the end surfaces of the conductive pillars and the coplanar surface of the barrier layer.
Another of the present embodiments comprises a semiconductor package. The package comprises a substrate. The substrate comprises a core having a plurality of through holes and defining a first surface. The substrate further comprises a plurality of circuit segments disposed on the core. Each of the circuit segments includes a first patterned metal layer on the first surface, an intermediate metal layer on the patterned metal layer, a barrier layer on the intermediate metal layer, and a second patterned metal layer on the barrier layer. Lateral surfaces of the first patterned metal layer, the intermediate metal layer, the barrier layer, and the second patterned metal layer are coplanar. The substrate further comprises a plurality of conductive vias disposed in the through holes of the core and connected to the circuit segments.
Another of the present embodiments comprises a method for making a semiconductor package substrate. The method comprises disposing a first metal layer on a core. The method further comprises forming a plurality of through holes penetrating the core and the first metal layer. The method further comprises forming an intermediate metal layer in the through holes and on the first metal layer. The method further comprises forming a barrier layer on the intermediate metal layer. The method further comprises applying a conductive material on the barrier layer to form a surface plating portion and in the through holes to form a plurality of conductive pillars. The method further comprises removing the surface plating portion until the barrier layer is exposed. The method further comprises forming an upper metal pattern on the exposed barrier layer and the conductive pillars. The method further comprises removing portions of the barrier layer, the intermediate metal layer and the first metal layer that are not covered by the upper metal pattern so as to form a plurality of circuit segments.
Common reference numerals are used throughout the drawings and the detailed description to indicate the same elements. The present invention will be more apparent from the following detailed description taken in conjunction with the accompanying drawings.
Referring to
In certain embodiments, the core 10 may be made of a fiber-reinforced resin material and/or prepreg (PP) for increased rigidity. The fibers may be glass fibers or Kevlar fibers (aramid fibers), for example. Examples of resin materials that may be reinforced by fibers for use in the laminated dielectric material include Ajinomoto build-up film (ABF), bismaleimide triazine (BT), prepreg, polyimide (PI), liquid crystal polymer (LCP), epoxy, and other resin materials e.g. copper clad laminate (CCL) made of BT or FR-4/FR-5 epoxies, for example.
The core 10 includes a plurality of through holes 103 within which the conductive pillars 18 are disposed. As shown in
In certain embodiments, the material of the first barrier layer 16 may be different from that of the first patterned metal layer 105. In such embodiments, the first barrier layer 16 may comprise, for example, nickel (Ni), and the first intermediate metal layer 13, the first patterned metal layer 105, and the upper metal pattern 30 may comprise, for example, copper (Cu). The first circuit segments 34 may have traces or pads, and are electrically insulated from each other. In this embodiment, the width of the first patterned metal layer 105, the width of the first intermediate metal layer 13, the width of the first barrier layer 16, and the width of the upper metal pattern 30 are equal.
The second circuit segments 36 are disposed on the second surface 102 of the core 10, wherein each of the various segments 36 are associated with a respective one of the pillars 18. Each of the second circuit segments 36 has a second patterned metal layer 106, a second intermediate metal layer 14, a second barrier layer 17, and a lower metal pattern 32. The second patterned metal layer 106 is disposed on the second surface 102 of the core 10 and a portion thereof is annular such it forms a central opening through which the pillar 18 protrudes. The second intermediate metal layer 14 is disposed on the annular portion of the second patterned metal layer 106 such that it is annular and circumscribes the pillar 18. The second barrier layer 17 is disposed on the annular portion of the second intermediate metal layer 14 such that it is annular and circumscribes the pillar 18. A bottom surface 60 of the second barrier layer 17 is substantially coplanar with a bottom surface 62 of the pillar 18. The lower metal pattern 32 is disposed on the second barrier layer 17 and overlies and is in electrical contact with the bottom surface 62 of the pillar 18. Thus, the lower metal pattern 32 forms a cap over each of the respective vias 18. That is, the conductive pillar 18 has a surface 62 exposed from the second barrier layer 17, and the lower metal pattern 32 covers the exposed surface 62 of the conductive pillar 18. Alternatively, the conductive pillar 18 has a portion protruding from the second surface 102 of the core 10, and the protruding portion is covered by the lower metal pattern 32.
The first intermediate metal layer 13 and the second intermediate metal layer 14 may be contiguous with the intermediate metal layer 12. The intermediate metal layer 12 may be, for example, a Cu seed layer. The intermediate metal layer 12 is also disposed on the sidewalls of the through holes 103. Further, the first barrier layer 16 and the second barrier layer 17 may be contiguous with the barrier layer 15. The barrier layer 15 is disposed on the intermediate metal layer 12.
In certain embodiments, the material of the second barrier layer 17 may be different from that of the second patterned metal layer 106. In this embodiment, the material of the second barrier layer 17 may be Ni, and the material of the second intermediate metal layer 14, the second patterned metal layer 106, and the lower metal pattern 32 may be Cu. The second circuit segments 36 may have traces or pads, and are electrically insulated from each other. In this embodiment, the width of the second patterned metal layer 106, the width of the second intermediate metal layer 14, the width of the second barrier layer 17, and the width of the lower metal pattern 32 are equal.
The conductive pillars 18 are disposed in the through holes 103 of the core 10, and penetrate the core 10, the first metal layer 105, the first intermediate metal layer 13, the first barrier layer 16, the second metal layer 106, the second intermediate metal layer 14, and the second barrier layer 17. Opposite ends 60, 62 of the conductive pillars 18 contact the upper metal pattern 30 and the lower metal pattern 32, respectively. In some embodiments, the conductive pillars 18 are formed from a material that can be selectively removed without affecting the first barrier layer 16 or the second barrier layer 17. The barrier layers 16, 17 can thus act as a shield for the underlying intermediate metal layers 13, 14 during a process of manufacturing the pillars 18, as described below. In these embodiments, the material of the conductive pillars 18 may be a conductive metal such as Cu.
The first protection layer 38 is disposed on the first circuit segments 34, and has a plurality of openings 381 that expose portions of the first circuit segments 34. The second protection layer 42 is disposed on the second circuit segments 36, and has a plurality of openings 421 that expose portions of the second circuit segments 36. In this embodiment, the first protection layer 38 and the second protection layer 42 may be solder mask, such as polyimide. The surface finish layer 40 is disposed on the exposed portions of the first circuit segments 34. The surface finish layer 40 may comprise, for example, a nickel/gold (Ni/Au) alloy.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The first barrier layer 16 and the second barrier layer 17 act as a shield to prevent over-etching of the surface plating portion of the conductive material 24, which, in turn, can prevent the first intermediate metal layer 13 and the second intermediate metal layer 14 from being etched. Therefore, even if the surface plating portion of the conductive material 24 becomes over-thick due to the over-plating mentioned above, it can still be etched away completely without damaging the first intermediate metal layer 13 and the second intermediate metal layer 14.
Referring to
Referring to
Referring to
Referring to
Likewise, the exposed portions of the second metal layer 106 are removed. Thus, the plurality of second circuit segments 36 are fully completed and portions of the second surface 102 of the core 10 are exposed. Sidewalls of the second patterned metal layer 106, the second intermediate metal layer 14, the second barrier layer 17, and the lower metal pattern 32 are substantially coplanar. Portions of the second patterned metal layer 106, the second intermediate metal layer 14, and the second barrier layer 17 have an annular shape with substantially similar inner and outer diameters and circumscribe the conductive pillars 18. Similar to the first circuit segments 34, the second circuit segments 36 may have traces or pads, and are electrically insulated from each other. In some embodiments, the portions of the barrier layers 16, 17, the intermediate metal layers 13, 14, and the metal layers 105, 106 that are not covered by corresponding metal patterns 30, 32 may be removed in one step. Subsequently, and prior to die attaché, the first protection layer 38 is formed on the first circuit segments 34, and the second protection layer 42 is formed on the second circuit segments 36. Then, the surface finish layer 40 is formed on some of the exposed portions of the first circuit segments 34.
Referring to
The molding compound 50 is disposed on the first protection layer 38 of the package substrate 1 and substantially covers or encapsulates the die 44 and the bonding wires 48 to provide mechanical stability as well as protection against oxidation, humidity, and other environmental conditions. The molding compound 50 may be made of a Novolac-based resin, an epoxy-based resin, a silicone-based resin, or any other suitable encapsulant. The solder balls 52 are disposed in the openings 421 of the second protection layer 42, and contact the second circuit segments 36. The solder balls 52 may be used for making electrical connection to another semiconductor package or to an external circuit board.
While the invention has been described and illustrated with reference to specific embodiments thereof, these descriptions and illustrations do not limit the invention. It should be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the true spirit and scope of the invention as defined by the appended claims. The illustrations may not be necessarily be drawn to scale. There may be distinctions between the artistic renditions in the present disclosure and the actual apparatus due to manufacturing processes and tolerances. There may be other embodiments of the present invention which are not specifically illustrated. The specification and the drawings are to be regarded as illustrative rather than restrictive. Modifications may be made to adapt a particular situation, material, composition of matter, method, or process to the objective, spirit and scope of the invention. All such modifications are intended to be within the scope of the claims appended hereto. While the methods disclosed herein have been described with reference to particular operations performed in a particular order, it will be understood that these operations may be combined, sub-divided, or re-ordered to form an equivalent method without departing from the teachings of the invention. Accordingly, unless specifically indicated herein, the order and grouping of the operations are not limitations of the invention.
Number | Name | Date | Kind |
---|---|---|---|
3761309 | Schmitter et al. | Sep 1973 | A |
4341594 | Carlson et al. | Jul 1982 | A |
4845542 | Bezuk et al. | Jul 1989 | A |
5466635 | Lynch et al. | Nov 1995 | A |
5629564 | Nye, III et al. | May 1997 | A |
5640052 | Tsukamoto | Jun 1997 | A |
5656858 | Kondo et al. | Aug 1997 | A |
5698465 | Lynch et al. | Dec 1997 | A |
5790377 | Schreiber et al. | Aug 1998 | A |
5872404 | Lynch et al. | Feb 1999 | A |
5914536 | Shizuki et al. | Jun 1999 | A |
5943597 | Kleffner et al. | Aug 1999 | A |
6013571 | Morrell | Jan 2000 | A |
6028357 | Moriyama | Feb 2000 | A |
6051450 | Oshawa et al. | Apr 2000 | A |
6077765 | Naya | Jun 2000 | A |
6107164 | Ohuchi | Aug 2000 | A |
6159837 | Yamaji et al. | Dec 2000 | A |
6177636 | Fjelstad | Jan 2001 | B1 |
6194990 | Lee et al. | Feb 2001 | B1 |
6229220 | Saitoh et al. | May 2001 | B1 |
6281106 | Higdon et al. | Aug 2001 | B1 |
6350705 | Lin | Feb 2002 | B1 |
6362087 | Wang et al. | Mar 2002 | B1 |
6362090 | Paik et al. | Mar 2002 | B1 |
6378759 | Ho et al. | Apr 2002 | B1 |
6501185 | Chow et al. | Dec 2002 | B1 |
6510976 | Hwee et al. | Jan 2003 | B2 |
6550666 | Chew et al. | Apr 2003 | B2 |
6573598 | Ohuchi et al. | Jun 2003 | B2 |
6578754 | Tung | Jun 2003 | B1 |
6592019 | Tung | Jul 2003 | B2 |
6599775 | Tie et al. | Jul 2003 | B2 |
6600234 | Kuwabara et al. | Jul 2003 | B2 |
6639299 | Aoki | Oct 2003 | B2 |
6642136 | Lee et al. | Nov 2003 | B1 |
6664128 | Tong et al. | Dec 2003 | B2 |
6681982 | Tung | Jan 2004 | B2 |
6683375 | Joshi et al. | Jan 2004 | B2 |
6731003 | Joshi et al. | May 2004 | B2 |
6732913 | Alvarez | May 2004 | B2 |
6734039 | Hwee et al. | May 2004 | B2 |
6740577 | Jin et al. | May 2004 | B2 |
6750082 | Briar et al. | Jun 2004 | B2 |
6756671 | Lee et al. | Jun 2004 | B2 |
6784087 | Lee et al. | Aug 2004 | B2 |
6818545 | Lee et al. | Nov 2004 | B2 |
6888209 | Jobetto | May 2005 | B2 |
6917119 | Lee et al. | Jul 2005 | B2 |
6929981 | Hwee et al. | Aug 2005 | B2 |
6940168 | Garrity et al. | Sep 2005 | B2 |
7008867 | Lei | Mar 2006 | B2 |
7022548 | Joshi et al. | Apr 2006 | B2 |
7087458 | Wang et al. | Aug 2006 | B2 |
7122403 | Chandran et al. | Oct 2006 | B2 |
7135770 | Nishiyama et al. | Nov 2006 | B2 |
7268438 | Nishiyama et al. | Sep 2007 | B2 |
7276801 | Dubin et al. | Oct 2007 | B2 |
7361990 | Lu et al. | Apr 2008 | B2 |
7391112 | Li et al. | Jun 2008 | B2 |
7449406 | Nishiyama et al. | Nov 2008 | B2 |
7456496 | Hwee et al. | Nov 2008 | B2 |
7462942 | Tan et al. | Dec 2008 | B2 |
7476564 | Chen et al. | Jan 2009 | B2 |
7550375 | Wang et al. | Jun 2009 | B2 |
7932170 | Huemoeller et al. | Apr 2011 | B1 |
20020011664 | Tanaka | Jan 2002 | A1 |
20030127734 | Lee et al. | Jul 2003 | A1 |
20030129822 | Lee et al. | Jul 2003 | A1 |
20030219966 | Jin et al. | Nov 2003 | A1 |
20040087057 | Wang et al. | May 2004 | A1 |
20060006544 | Farrar | Jan 2006 | A1 |
20060197648 | Smith et al. | Sep 2006 | A1 |
20070004086 | Hua et al. | Jan 2007 | A1 |
20070075423 | Ke et al. | Apr 2007 | A1 |
20080150161 | Lin et al. | Jun 2008 | A1 |
20080296761 | Lee et al. | Dec 2008 | A1 |
20090072385 | Alley et al. | Mar 2009 | A1 |
20090096092 | Patel | Apr 2009 | A1 |
20090155955 | Liang | Jun 2009 | A1 |
20090250821 | Borthakur | Oct 2009 | A1 |
20090289360 | Takahashi et al. | Nov 2009 | A1 |
20100244024 | Do et al. | Sep 2010 | A1 |
20110084381 | Lo et al. | Apr 2011 | A1 |
20110084389 | Lo et al. | Apr 2011 | A1 |
20110114374 | Iwata et al. | May 2011 | A1 |
20110304026 | Tsui et al. | Dec 2011 | A1 |
20120074532 | Shih et al. | Mar 2012 | A1 |
Number | Date | Country |
---|---|---|
1391278 | Jan 2003 | CN |
1835218 | Sep 2006 | CN |
1866504 | Nov 2006 | CN |
54128669 | Oct 1979 | JP |
60217646 | Oct 1985 | JP |
62160744 | Jul 1987 | JP |
1123440 | May 1989 | JP |
4144143 | May 1992 | JP |
5109820 | Apr 1993 | JP |
5152376 | Jun 1993 | JP |
5315339 | Nov 1993 | JP |
7211722 | Aug 1995 | JP |
7335648 | Dec 1995 | JP |
8008259 | Jan 1996 | JP |
8013166 | Jan 1996 | JP |
9045691 | Feb 1997 | JP |
9266230 | Oct 1997 | JP |
2000091371 | Mar 2000 | JP |
2000269387 | Sep 2000 | JP |
2002043352 | Feb 2002 | JP |
2006279062 | Oct 2006 | JP |
2008047667 | Feb 2008 | JP |
Number | Date | Country | |
---|---|---|---|
20140084480 A1 | Mar 2014 | US |