IDS Reference C14, Ohguro et al., “Undoped Epitaxial Si Channel n-MOSFET Grown by UHV-CVD with Preheating”, IEEE Trans. on Electron Devices 45, No. 3, Mar. 1998.* |
Monroe, D. et al..; “Comparison of mobility-limiting mechanisms in high-mobility Si1-xGex heterostructures,” J. Vac. Sci. Technol. B 11(4), Jul./Aug. 1993, pp. 1731-1737. |
Currie, M.T.; “SiGe Virtual Substrate Engineering for Integration of III-V Materials, Microelectromechanical Systems, and Strained Silicon MOSFET's with Silicon,” Dept. of Materials Science and Engineering in Partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy in Electronic Materials at the Massachusetts Institute of Technology, Feb. 2001, pp. 158-162, 170-183. |
Fitzgerald, E.A. et al.; “Relaxed GexSi1-x structures for III-V integration with Si and high mobility two-dimensional electron gases in Si,” Journal of Vacuum Science and Technology: Part B, American Institute of Physics; vol. 10, No. 4, Jul. 1, 1992, pp. 1807-1819. |
Samavedam, S.B. et al.; “Novel dislocation structure and surface morphology effects in relaxed Ge/Si-Ge(graded)/Si structures,” Journal of Applied Physics, American Institute of Physics; vol. 81, No. 7, Apr. 1, 1997, pp. 3108-3116. |
Abiko et al., “A Channel Engineering Combined with Channel Epitaxy Optimization and TED Suppression for 0.15 μm n-n Gate CMOS Technology”, 1995 Symposium on VLSI Technology Digest of Technical Papers, Apr. 1995, pp. 23-24. |
Butler and Beaty, “MOS Fabrication Process Integrating Self-Aligned Polysilicon Gate and Post-Processed Metal Gate Devices on a Single Die”, IEEE, Sep. 1991, pp. 199-203. |
Chang et al., “SALVO Process for Sub-50 nm Low-VT Replacement Gate CMOS with KrF Lithography”, IEDM, Apr. 2000, pp. 53-56. |
Chatterjee et al., “CMOS Metal Replacement Gate Transistors using Tantalum Pentoxide Gate Insulator”, IEDM, Sep. 1998, pp. 777-780. |
Chatterjee et al., “Sub-100nm Gate Length Metal Gate NMOS Transistors Fabricated by a Replacement Gate Process”, IEDM, Jul. 1997, pp. 821-824. |
Hergenrother et al., “50nm Vertical Replacement-Gate (VRG) nMOSFETs with ALD HfO2 and Al2O3 Gate Dielectrics”, IEDM, Mar. 2001, pp. 51-54. |
Hergenrother et al., “The Vertical Replacement-Gate (VRG) MOSFET: A 50nmVertical MOSFET with Lithography-Independent Gate Length”, IEDM, Sep. 1999, pp. 75-78. |
Lee et al., “Characteristics of TaN Gate MOSFET with Ultrathin Hafnium Oxide (8Å-12Å)”, IEDM, Apr. 2000, pp. 39-42. |
Leong et al., “A Self-Aligned Epitaxially Grown Channel MOSFET Device Architecture for Strained Si/SiGe Systems”, Thin Solid Films, vol. 369, 2000, pp. 375-378. |
Manchanda et al., “Si-Doped Aluminates for High Temperature Metal-Gate CMOS: Zr-A1-Si-O, A Novel Gate Dielectric for Low Power Applications”, IEDM, Apr. 2000, p. 23-26. |
Noda et al., “A 0.1—μm Delta-Doped MOSFET Fabricated with Post-Low-Energy Implanting Selective Epitaxy”, IEEE Transactions on Electron Devices, vol. 45, No. 4, Apr. 1998, pp. 809-814. |
Oh et al., “50 nm Vertical Replacement-Gate (VRG) pMOSFETs”, IEDM, Apr. 2000, pp. 65-68. |
Ohguro et al., “An 0.18-μm CMOS for Mixed Digital and Analog Applications with Zero-Volt-Vth Epitaxial-Channel MOSFET's”, IEEE Transactions on Electron Devices, vol. 46, No. 7, Jul. 1999, pp. 1378-1383. |
Ohguro et al., “Undoped Epitaxial Si Channel n-MOSFET Grown by UHV-CVD with Preheating”, IEEE Transactions on Electron Devices, vol. 45, No. 3, Mar. 1998, pp. 710-716. |
Ohguro et al., “0.15-μm Buried-Channel p-MOSFET's with Ultrathin Boron-Doped Epitaxial Si Layer”, IEEE Transactions on Electron Devices, vol. 45, No. 3, Mar. 1998, pp. 717-721. |
Vuong et al., “Design of 25-nm Salvo PMOS Devices”, IEEE Electron Devices Letters, vol. 21, No. 5, May 2000, pp. 248-250. |
Wong et al., “Fabrication of Ultrathin, Highly Uniform Thin-Film SOI Mosfet's with Low Series Resistance Using Pattern-Constrained Epitaxy”, IEEE Transactions on Electron Devices, vol. 44, No. 7, Jul. 1997, pp. 1131-1135. |
Yeo et al, “Nanoscale Ultra-Thin-Body-Silicon-on-Insulator P-MOSFET with a SiGe/Si Heterostructure Channel”, IEEE Electron Device Letters, vol. 21, No. 4, Apr. 2000, pp. 161-163. |
Yeo et al., “Enhanced Performance in Sub-100 nm CMOSFETs using Strained Epitaxial Silicon-Germanium”, IEDM, 2000, pp. 753-756. |
Yeo et al., “Design and Fabrication of 50-nm Thin-Body p-MOSFETs with a SiGe Heterostructure Channel”, IEEE Transactions on Electron Devices, vol. 49, No. 2, Feb. 2002, pp. 279-286. |