Claims
- 1. A stacked multichip device comprising a larger circuit die having solder bumped terminals near the die perimeter, one or more smaller solder bumped integrated circuit dice, and a substrate having printed wiring conductors for interconnection between said dice and external contacts; whereina) said substrate includes a surface having a plurality of outer contact pads aligned with the input/output pads of said larger die, and a plurality of inner contact pads aligned with the input/output pads of said smaller die or dice, b) one or more of said smaller integrated circuit dice contacting the pads on said substrate inside said perimeter defined by the bumped terminal connectors of the larger die, and c)said larger circuit die is located over the smaller die and is connected to said outer substrate pads.
- 2. A device as in claim 1 wherein said bumped terminals of each integrated circuit dice comprise the same material, thereby having the same thermal properties so that all electrical and mechanical contacts may be made simultaneously.
- 3. A device as in claim 2 wherein said bump terminals have higher liquidus temperature that eutectic solder.
- 4. A device as in claim 1 wherein the bump terminals of the largest device in the system are larger than the bump terminals of the smaller dice.
- 5. A device as in claim 1 wherein said substrate comprises the base of a BGA package.
- 6. A device as in claim 1 wherein the substrate comprises a Chip Scale Package having a rigid, wiring board substrate.
- 7. A device as in claim 1 wherein the substrate comprises a Chip-on-Board package structure.
- 8. A device as in claim 1 wherein said bump terminals of each smaller die are located in an area array, perimeter, center contacts or any combination thereof.
- 9. A stacked multichip device comprising a larger circuit die having bumped terminals near the die perimeter, one more smaller bumped integrated circuit dice, and a substrate having printed wiring conductors for interconnection between said dice and external contacts; whereina) said substrate having a surface with a plurality of outer contact pads corresponding to the input/output pads of said larger die, and a plurality of inner contact pads corresponding to the input/output pads of said smaller die or dice, b) one or more of said smaller integrated circuit die contacting the pads on said substrate inside said perimeter defined by the bumped terminal connectors of the larger die, and c) said larger circuit die is located over the smaller die and is connected to said outer substrate pad; and d) said bumped terminals of each integrated circuit dice comprise the same material, thereby having the same thermal properties so that all electrical contacts may be
Priority Claims (1)
Number |
Date |
Country |
Kind |
9803382 |
Sep 1998 |
SG |
|
CROSS-REFERENCE TO APPLICATIONS
This application is related to co-assigned Application Ser. No. 60/078056, Mar. 16, 1998.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5977640 |
Bertin et al. |
Nov 1999 |
A |
6127726 |
Bright et al. |
Oct 2000 |
A |
6137164 |
Yew et al. |
Oct 2000 |
A |
6147401 |
Solberg |
Nov 2000 |
A |
6150724 |
Wenzel et al. |
Nov 2000 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
10 163263 |
Jun 1998 |
JP |