Claims
- 1. A structure comprising:
a substrate having a dielectric layer disposed thereon; and a fin-field-effect transistor disposed over the substrate, the fin-field-effect-transistor including:
a source region and a drain region disposed in contact with the dielectric layer, the source and the drain regions comprising a strained semiconductor material; at least one fin extending between the source and the drain regions, the fin comprising a strained semiconductor material; a gate disposed above the strained semiconductor layer, extending over at least one fin and between the source and the drain regions; and a gate dielectric layer disposed between the gate and the fin.
- 2. The structure of claim 1, wherein the fin comprises at least one of a group II, a group III, a group IV, a group V, of a group VI element.
- 3. The structure of claim 1, wherein the strained semiconductor layer is tensilely strained.
- 4. The structure of claim 3, wherein the strained semiconductor layer comprises tensilely strained silicon.
- 5. The structure of claim 1, wherein the strained semiconductor layer is compressively strained.
- 6. The structure of claim 5, wherein the strained semiconductor layer comprises compressively strained germanium.
- 7. A method for forming a structure, the method comprising:
providing a substrate having a dielectric layer disposed thereon, and a first strained semiconductor layer disposed in contact with the dielectric layer; and forming a fin-field-effect transistor on the substrate by:
patterning the first strained semiconductor layer to define a source region, a drain region, and at least one fin disposed between the source and the drain regions, forming a dielectric layer, at least a portion of the dielectric layer being disposed over the fin, and forming a gate over the dielectric layer portion disposed over the fin.
- 8. The method of claim 7, wherein the first strained semiconductor layer comprises at least one of a group II, a group III, a group IV, a group V, or a group VI element.
- 9. The method of claim 7, wherein the strained semiconductor layer is tensilely strained.
- 10. The method of claim 9, wherein the strained semiconductor layer comprises tensilely strained silicon.
- 11. The method of claim 7, wherein the strained semiconductor layer is compressively strained.
- 12. The method of claim 11, wherein the strained semiconductor layer comprises compressively strained germanium.
- 13. A structure comprising:
a dielectric layer disposed over a substrate; and a transistor formed over the dielectric layer, the transistor including:
a first gate electrode in contact with the dielectric layer; a strained semiconductor layer disposed over the first gate electrode; and a second gate electrode disposed over the strained semiconductor layer.
- 14. The structure of claim 13, wherein the strained semiconductor layer comprises at least one of a group II, a group III, a group IV, a group V, and a group VI elements.
- 15. The structure of claim 13, wherein the strained semiconductor layer is tensilely strained.
- 16. The structure of claim 15, wherein the strained semiconductor layer comprises tensilely strained silicon.
- 17. The structure of claim 13, wherein the strained semiconductor layer is compressively strained.
- 18. The structure of claim 17, wherein the strained semiconductor layer comprises compressively strained germanium.
- 19. The structure of claim 13, wherein the strained semiconductor layer has a strain level greater than 10−3.
- 20. The structure of claim 13, further comprising:
a first gate insulator layer disposed between the first gate electrode and the strained semiconductor layer.
- 21. The structure of claim 13, further comprising:
a second gate insulator layer disposed between the strained semiconductor layer and the second gate electrode.
- 22. The structure of claim 13, wherein the strained semiconductor layer comprises a source.
- 23. The structure of claim 13, wherein the strained semiconductor layer comprises a drain.
- 24. The structure of claim 13, further comprising:
a sidewall spacer disposed proximate the second gate electrode.
- 25. The structure of claim 24, wherein the sidewall spacer comprises a dielectric material.
- 26. The structure of claim 24, wherein the sidewall spacer comprises a conductive material.
- 27. A method for forming a structure, the method comprising:
forming a substrate having a first gate electrode layer disposed over a substrate insulator layer, a first gate insulator layer disposed over the first gate electrode layer, and a strained semiconductor layer disposed over the first gate insulator layer; forming a second gate insulator layer over the strained semiconductor layer; forming a second gate electrode layer over the second gate insulator layer; defining a second gate electrode by removing a portion of the second gate insulator layer; forming a dielectric sidewall spacer proximate the second gate electrode; removing a portion of the strained semiconductor layer, a portion of the first gate insulator layer, and a portion of the first gate electrode layer to define a vertical structure disposed over the substrate insulator layer, the vertical structure including a strained layer region, a first gate insulator region, and a first gate electrode layer region disposed under the second gate electrode; and defining a first gate electrode by laterally shrinking the first gate electrode layer region.
- 28. The method of claim 27, wherein the strained semiconductor layer is tensilely strained.
- 29. The method of claim 28, wherein the strained semiconductor layer comprises tensilely strained silicon.
- 30. The method of claim 27, wherein the strained semiconductor layer is compressively strained.
- 31. The method of claim 30, wherein the strained semiconductor layer comprises compressively strained germanium.
- 32. The method of claim 27, further comprising:
forming a conductive sidewall spacer proximate the dielectric sidewall spacer.
- 33. The method of claim 27, further comprising:
defining a source in the strained semiconductor layer.
- 34. The method of claim 27, further comprising:
defining a drain in the strained semiconductor layer.
- 35. A structure comprising:
a strained semiconductor layer disposed over a dielectric layer; and a bipolar transistor including:
a collector disposed in a portion of the strained semiconductor layer, a base disposed over the collector, and an emitter disposed over the base.
- 36. The structure of claim 35, wherein the strained layer is tensilely strained.
- 37. The structure of claim 36, wherein the strained layer comprises tensilely strained silicon.
- 38. The structure of claim 35, wherein the strained layer is compressively strained.
- 39. A structure comprising:
a relaxed substrate comprising a bulk material; a strained layer disposed in contact with the relaxed substrate; and a bipolar transistor including:
a collector disposed in a portion of the strained layer, a base disposed over the collector, and an emitter disposed over the base, wherein the strain of the strained layer is not induced by the underlying substrate.
- 40. The structure of claim 39, wherein the strained layer is tensilely strained.
- 41. The structure of claim 40, wherein the strained layer comprises tensilely strained silicon.
- 42. The structure of claim 39, wherein the strained layer is compressively strained.
- 43. A structure comprising:
a relaxed substrate comprising a bulk material; a strained layer disposed in contact with the relaxed substrate; and a bipolar transistor including:
a collector disposed in a portion of the strained layer, a base disposed over the collector, and an emitter disposed over the base, wherein the strain of the strained layer is independent of a lattice mismatch between the strained layer and the relaxed substrate.
- 44. The structure of claim 43, wherein the strained layer is tensilely strained.
- 45. The structure of claim 44, wherein the strained layer comprises tensilely strained silicon.
- 46. The structure of claim 43, wherein the strained layer is compressively strained.
- 47. A method for forming a structure, the method comprising:
providing a substrate having a strained semiconductor layer disposed over a dielectric layer; defining a collector in a portion of the strained semiconductor layer; forming a base over the collector; and forming an emitter over the base.
- 48. The structure of claim 47, wherein the strained semiconductor layer is tensilely strained.
- 49. The structure of claim 48, wherein the strained semiconductor layer comprises tensilely strained silicon.
- 50. The structure of claim 47, wherein the strained semiconductor layer is compressively strained.
- 51. A method for forming a structure, the method comprising:
providing a first substrate having a strained layer disposed thereon, wherein the strained layer includes a first semiconductor material; bonding the strained layer to a second substrate, the second substrate comprising a bulk material; removing the first substrate from the strained layer, the strained layer remaining bonded to the bulk semiconductor material; defining a collector in a portion of the strained layer; forming a base over the collector; and forming an emitter over the base, wherein the strain of the strained layer is not induced by the second substrate and the strain is independent of lattice mismatch between the strained layer and the second substrate.
- 52. The structure of claim 51, wherein the strained layer is tensilely strained.
- 53. The structure of claim 52, wherein the strained layer comprises tensilely strained silicon.
- 54. The structure of claim 47, wherein the strained layer is compressively strained.
- 55. A method for forming a structure, the method comprising:
providing a relaxed substrate comprising a bulk material and a strained layer disposed in contact with the relaxed substrate, the strain of the strained layer not being induced by the underlying substrate and the strain being independent of a lattice mismatch between the strained layer and the relaxed substrate; defining a collector in a portion of the strained layer; forming a base over the collector; and forming an emitter over the base.
- 56. The structure of claim 55, wherein the strained layer is tensilely strained.
- 57. The structure of claim 56, wherein the strained layer comprises tensilely strained silicon.
- 58. The structure of claim 55, wherein the strained layer is compressively strained.
- 59. A method for forming a structure, the method comprising:
providing a substrate having a strained semiconductor layer disposed over a substrate dielectric layer; forming a transistor in the strained layer by
forming a gate dielectric layer above a portion of the strained semiconductor layer, forming a gate contact above the gate dielectric layer, and forming a source region and a drain region in a portion of the strained semiconductor layer, proximate the gate dielectric layer; removing a portion of the strained layer and the substrate dielectric layer to expose a portion of the substrate; defining a collector in the exposed portion of the substrate; forming a base over the collector; and forming an emitter over the base.
- 60. The structure of claim 59, wherein the strained layer is tensilely strained.
- 61. The structure of claim 60, wherein the strained layer comprises tensilely strained silicon.
- 62. The structure of claim 59, wherein the strained layer is compressively strained.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/386,968 filed Jun. 7, 2002, U.S. Provisional Application No. 60/404,058 filed Aug. 15, 2002, and U.S. Provisional Application No. 60/416,000 filed Oct. 4, 2002; the entire disclosures of these three provisional applications are hereby incorporated by reference.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60386968 |
Jun 2002 |
US |
|
60404058 |
Aug 2002 |
US |
|
60416000 |
Oct 2002 |
US |