Claims
- 1. An integrated etch process performed in a multichamber substrate processing system having first and second chambers, said process comprising:
transferring a substrate having formed thereon in a downward direction a patterned photoresist mask, a dielectric layer and a barrier layer into said first chamber; etching said dielectric layer in said first chamber to transfer said pattern into said dielectric layer, wherein said etching process is run in a mode that encourages polymer formation on an interior surface of said first chamber; transferring the substrate from said first chamber to said second chamber under vacuum conditions; and in said second chamber, stripping the photoresist mask and subsequently etching said barrier layer prior to exposing said substrate to an ambient, wherein said barrier layer etching process is run in a mode that discourages polymer formation on an interior surface of said second chamber.
- 2. The process of claim 1 wherein said etching step in said first chamber includes cooling said interior surface of said first chamber to a first temperature.
- 3. The process of claim 2 wherein said etching step in said second chamber includes controlling a temperature of said interior surface of said second chamber to a second temperature to minimize polymer formation on said surface.
- 4. The process of claim 3 wherein the first temperature is less than the second temperature.
- 5. The process of claim 1 wherein said dielectric layer is either a carbon-doped silica glass layer or a fluorsilicate glass (FSG) layer.
- 6. The process of claim 5 wherein said barrier layer is selected from the group consisting of a silicon nitride layer or a silicon carbide layer.
- 7. The process of claim 5 wherein said dielectric layer is etched in said first chamber with a plasma formed from a fluorocarbon gas.
- 8. The process of claim 7 wherein said fluorocarbon gas comprises C4F6.
- 9. The process of claim 8 wherein said multichamber system further includes a third chamber and a tool to measure a critical dimension of a structure etched in said first and second chambers, wherein said methods further comprises:
after said stop layer is etched in said second chamber, transferring the substrate to said third chamber to clean the etched wiring pattern; and thereafter, transferring said substrate to said tool to measure a critical dimension associated with said etched structures; wherein said substrate is not exposed to a clean room or others ambient between being transferred into said first chamber and being transferred into said tool.
- 10. The process of claim 1 wherein the step of etching said dielectric layer includes exposing the layer to a plasma formed from an etchant gas comprising C4F6.
- 11. The process of claim 10 wherein the barrier layer is a silicon carbide layer.
- 12. An integrated etch process performed in a multichamber substrate processing system having first and second chambers, said process comprising:
transferring a substrate having formed thereon in a downward direction a photoresist mask patterned according to a pattern, a dielectric layer and a barrier layer into said first chamber, wherein an interior surface of said first chamber has a first surface roughness; etching said dielectric layer in said first chamber to transfer said pattern into said dielectric layer, wherein said etching process is run in a mode that encourages polymer formation on said interior surface of said first chamber; transferring the substrate from said first chamber to said second chamber under vacuum conditions, wherein an interior surface of said second chamber has a second surface roughness that is less than said first surface roughness; and in said second chamber, stripping the photoresist mask and subsequently etching said barrier layer prior to exposing said substrate to an ambient, wherein said barrier layer etching process is run in a mode that discourages polymer formation on said interior surface of said second chamber.
- 13. The process of claim 12 wherein said dielectric layer is either a carbon-doped silica glass layer or a fluorsilicate glass (FSG) layer.
- 14. The process of claim 13 wherein said barrier layer is selected from the group consisting of a silicon nitride layer or a silicon carbide layer.
- 15. The process of claim 13 wherein said dielectric layer is etched in said first chamber with a plasma formed from a fluorocarbon gas.
- 16. The process of claim 12 wherein said interior surface of said first chamber has a roughness between about 100 and 200 Ra.
- 17. The process of claim 12 wherein said interior surface of said first chamber has been roughened above that of machined aluminum.
- 18. The process of claim 16 wherein said interior surface of said first chamber has a roughness of between 100 and 140 Ra.
- 19. The process of claim 18 wherein said interior surface of said first chamber comprises an aluminum oxide coating.
- 20. The process of claim 12 wherein said interior surface of said second chamber has a roughness of less than 32 Ra.
- 21. The process of claim 12 wherein said multichamber system further includes a third chamber and a tool to measure a critical dimension of a structure etched in said first and second chambers, wherein said method further comprises:
after said stop layer is etched in said second chamber, transferring the substrate to said third chamber to clean the etched wiring pattern; and thereafter, transferring said substrate to said tool to measure a critical dimension associated with said etched structures; wherein said substrate is not exposed to a clean room or others ambient between being transferred into said first chamber and being transferred into said tool.
- 22. The process of claim 12 wherein the step of etching said dielectric layer includes exposing the layer to a plasma formed from an etchant gas comprising C4F6.
- 23. The process of claim 22 wherein the barrier layer is a silicon carbide layer.
- 24. The process of claim 12 wherein said pattern is a wiring pattern.
- 25. An integrated trench etch process performed in a multichamber substrate processing system having first and second chambers, said process comprising:
transferring a substrate having formed thereon in a downward direction a patterned photoresist mask, a silica glass dielectric layer and a barrier layer into said first chamber, wherein said photoresist mask is patterned according to a wiring pattern and wherein an interior surface of said first chamber has a roughness of at least 100 Ra; etching said dielectric layer in said first chamber to transfer said wiring pattern into said dielectric layer, wherein said etching process is run in a mode that encourages polymer formation on said roughened interior surface of said first chamber; transferring the substrate from said first chamber to said second chamber under vacuum conditions, wherein an interior surface of said second chamber has a roughness of less than that of said interior surface of said first chamber; and in said second chamber, stripping the photoresist mask and subsequently etching said barrier layer prior to exposing said substrate to an ambient, wherein said barrier layer etching process is run in a mode that discourages polymer formation on said interior surface of said second chamber.
- 26. The process of claim 20 wherein said etching step in said first chamber includes cooling said interior surface of said first chamber.
- 27. The process of claim 21 wherein said etching step in said second chamber includes controlling a temperature of said interior surface of said second chamber to minimize polymer formation on said surface.
- 28. The process of claim 25 wherein the roughness of the interior surface of the second chamber is less than 32 Ra.
- 29. The process of claim 25 wherein the roughness of the interior surface of the second chamber is between about 20 and 32 Ra.
- 30. The process of claim 28 wherein said dielectric layer is either a carbon-doped silica glass layer or a fluorsilicate glass (FSG) layer.
- 31. The process of claim 30 wherein said barrier layer is selected from the group consisting of a silicon nitride layer or a silicon carbide layer.
- 32. The process of claim 30 wherein said interior surface of said first chamber has a roughness of between 100 and 140 Ra.
- 33. An integrated damascene trench etch process performed in a multichamber substrate processing system having first and second chambers, said process comprising:
transferring a substrate having formed thereon in a downward direction a patterned photoresist mask, a carbon-doped silica glass dielectric layer and a stop layer into said first chamber, wherein said photoresist mask is patterned according to a wiring pattern wherein an interior surface of said first chamber that is prone to polymer accumulation has a roughness of at least 100 Ra, etching said dielectric layer in said first chamber to transfer said wiring pattern into said dielectric layer, wherein said etching process is run in a mode that encourages polymer formation on an interior surface of said first chamber and wherein said etching process is endpointed using interferometric signals detected by an optical sensor during said etching process; transferring the substrate from said first chamber to said second chamber under vacuum conditions, wherein an interior surface of said second chamber that is prone to polymer accumulation has a roughness less than that of said first chamber interior surface; and in said second chamber, stripping the photoresist mask and subsequently etching said stop layer prior to exposing said substrate to an ambient, wherein said stop layer etching process is run in a mode that discourages polymer formation on an interior surface of said second chamber.
- 34. The process of claim 33 wherein the roughness of the interior surface of the second chamber is less than 32 Ra.
- 35. The process of claim 34 wherein said interior surface of said first chamber has a roughness between about 100 and 200 Ra.
- 36. The process of claim 34 wherein said interior surface of said first chamber has a roughness of between 100 and 140 Ra.
- 37. The method of claim 34 wherein the interior surfaces of said first and second chambers are each aluminum oxide liners formed over an aluminum wall.
- 38. The process of claim 33 wherein said stop layer is a silica carbide layer and the step that etches said dielectric layer exposes the dielectric layer to a plasma formed from an etchant gas comprising C4F6 at an end portion of the etching step.
- 39. An integrated etch process performed in a multichamber substrate processing system having first and second chambers, said process comprising:
transferring a substrate having formed thereon in a downward direction a patterned photoresist mask, a dielectric layer and a barrier layer into said first chamber; etching said dielectric layer in said first chamber to transfer said pattern into said dielectric layer, wherein during said etching process an interior surface of said first chamber is cooled to a first temperature to encourage polymer formation on said interior surface of said first chamber; transferring the substrate from said first chamber to said second chamber under vacuum conditions; and in said second chamber, stripping the photoresist mask and subsequently etching said barrier layer prior to exposing said substrate to an ambient, wherein during said barrier layer etching a temperature of an interior surface of said second chamber is controlled to a second temperature to discourage polymer formation on said interior surface of said second chamber.
- 40. The process of claim 39 wherein said first temperature is less than said second temperature.
- 41. The process of claim 40 wherein said first and second interior surfaces of said first and second chambers are both interior surfaces of a chamber wall.
- 42. The process of claim 41 wherein the first temperature is less than the second temperature.
- 43. The process of claim 42 wherein said dielectric layer is either a carbon-doped silica glass layer or a fluorsilicate glass (FSG) layer.
- 44. The process of claim 42 wherein said barrier layer is selected from the group consisting of a silicon nitride layer or a silicon carbide layer.
- 45. The process of claim 44 wherein said dielectric layer is etched in said first chamber with a plasma formed from a fluorocarbon gas.
- 46. The process of claim 45 wherein said fluorocarbon gas comprises C4F6.
- 47. A multichamber substrate processing system comprising:
a first plasma etch chamber having an interior wall that at least partially defines a plasma processing region of the first chamber, wherein said interior wall has a surface having a first surface roughness; a second plasma etch chamber having an interior wall that at least partially defines a plasma processing region of the second chamber, wherein said interior wall has a surface having a second surface roughness that is less than said first surface roughness; and a substrate transfer chamber coupled to the first and second plasma etch chambers; and a substrate handling member situated within the substrate transfer chamber, said substrate handling member adapted to transfer substrates to and from the first and second plasma etch chambers.
- 48. The multichamber substrate processing system of claim 47 wherein the surface of said first interior wall is an aluminum oxide chamber liner and wherein the surface of said second interior wall is also an aluminum oxide chamber liner.
- 49. The multichamber substrate processing system of claim 47 wherein the second surface roughness is less than 32 Ra.
- 50. The multichamber substrate processing system of claim 47 wherein the first surface roughness is between about 100 and 200 Ra
- 51. The multichamber substrate processing system of claim 47 wherein the first surface roughness is between 100 and 140 Ra.
- 52. The multichamber substrate processing system of claim 47 wherein the second surface roughness is less than 32 Ra and wherein the first surface roughness is between 100 and 140 Ra.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. application Ser. No. 09/538,443, filed Mar. 29, 2000, which claims priority from U.S. Provisional Application No. 60/173,412, filed Dec. 28, 1999. This application also claims the benefit of U.S. Provisional Application No. 60/365,962, filed Mar. 19, 2002. The Ser. Nos. 09/538,443; 60/173,412 and 60/365,962 applications are incorporated herein by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60173412 |
Dec 1999 |
US |
|
60365962 |
Mar 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09538443 |
Mar 2000 |
US |
Child |
10379439 |
Mar 2003 |
US |