Claims
- 1. A structure comprising:
- a first plate of electrically conductive material having a first through hole;
- said first through hole has a first cross-sectional area and a first sidewall;
- said first through hole is filled with a dielectric material;
- a second plate of electrically conductive material;
- having a second through hole;
- said second through hole has a second cross-sectional area and a second sidewall;
- said second through hole is filled with a dielectric material;
- said first cross-sectional area is larger than said second cross-sectional area;
- said first plate is disposed in contact with said second plate with a dielectric layer therebetween and with said first through hole aligned with said second through hole forming a combining through hole having a non-uniform cross-sectional area;
- an opening in said dielectric material in said combined through hole, said opening exposing said second sidewall; and
- an electrically conductive material in said opening.
Parent Case Info
This is a division of application Ser. No. 08/554,009, filed Nov. 6, 1995, now abandoned; which is a division of application Ser. No. 08/654,110, filed Apr. 27, 1993, now U.S. Pat. No. 5,495,397.
US Referenced Citations (11)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0457313A1 |
May 1991 |
EPX |
0489643A1 |
Dec 1991 |
EPX |
0559366A1 |
Feb 1993 |
EPX |
2357072 |
May 1977 |
FRX |
Non-Patent Literature Citations (2)
Entry |
C.L. Bertin, et al. "Double Chip Package" Disclosed Anonymously, Research Disclosure No. 30828 (No date available). |
S.N. Shanken et al. "3-D Integrated Packaging and Interconnect Technology", Wescon/90 Conference Record, Nov. 13-15, 1990, p. 739-742. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
554009 |
Nov 1995 |
|
Parent |
54110 |
Apr 1993 |
|