1. Field of the Invention
The present invention relates to integrated circuit devices and more specifically to field effect devices such as field effect transistors (FET) for use in integrated circuits.
2. Description of the Prior Art
In manufacturing transistors, re-oxidation has been used in 5 μm to 1.2 μm technologies to improve transistor lifetimes and gate oxide reliability due to higher fields occurring at the etched polysilicon transistor edges. For example, U.S. Pat. No. 4,553,314 teaches using re-oxidation to manufacture semiconductor devices. Typically, 3 μm and 5 μm technologies use re-oxidation thicknesses from about 1200 Å to about 2500 Å depending on the particular device. In 1.5 μm and 2 μm technologies, re-oxidation thicknesses from about 500 Å to about 1,000 Å are used.
In 0.8 μm technology, however, the re-oxidation process has been discontinued because the lifetimes of transistors currently manufactured without the re-oxidation process is better than with the re-oxidation process. Such a situation is caused by the formation of asperities on the underside of the polysilicon layer of the transistor during the re-oxidation process. These asperities are of little importance until the gate oxide thicknesses are reduced to below 200 Å as used in submicron technology. At this point, the asperities become a contributor to the increased field at the transistor edge and of hot carrier injection (HCI). These asperities are caused by (1) oxidant diffusion along polysilicon grain boundaries creating single crystal silicon protrusions and (2) oxide thicknesses under the polysilicon edge increasing during re-oxidation, causing polysilicon grain boundary slip to occur and creating multiple edges, which results in an overall increase in angle geometries.
In addition, moving to device geometries below 0.8 μm technology has resulted in marginal lifetimes of the transistors. Thus, it is desirable to have a gate structure that has an increased lifetime using re-oxidation under the gate edge but without the asperities caused by presently used re-oxidation processes.
The present invention is a gate structure in a transistor and method for fabricating the structure. A gate structure is formed on a substrate. The gate structure includes three layers: an oxide layer, a nitride layer and a polysilicon layer. The oxide layer is located on the substrate, the nitride layer is located on the oxide layer, and the polysilicon layer is located on the nitride layer. The gate structure is reoxidized to form a layer of oxide over the gate structure. The nitride layer prevents the formation of asperities on the underside of the polysilicon layer during reoxidation of the transistor.
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself however, as well as a preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
The process steps and structures described below do not form a complete process flow for manufacturing integrated circuits. The present invention can be practiced in conjunction with integrated circuit fabrication techniques currently used in the art, and only so much of the commonly practiced process steps are included as are necessary for an understanding of the present invention. The figures representing cross-sections of portions of an integrated circuit during fabrication are not drawn to scale, but instead are drawn so as to illustrate the important features of the invention.
The present invention allows for the use of re-oxidation to improve transistor lifetimes by reducing fields in transistor technologies through elimination of previous limitations. According to the present invention, a structure is provided which uses the increased distance at the gate edge, but eliminates the asperities created during re-oxidation so that re-oxidation may be used for submicron technologies. The structure of the present invention prevents the effects of oxidation on the polysilicon gate by using a thin silicon nitride layer located between the polysilicon and the gate oxide in a transistor.
Referring now to
In
Thereafter, a polycrystalline silicon (polysilicon) layer 22 is deposited over silicon nitride layer 20 as illustrated in
Referring now to
Now referring to
The reoxidation process is well to those skilled in the art. Various temperatures and times may be may be used depending on the oxidizing ambient employed. For example, the transistor may be exposed to an oxidizing ambient such as dilute steam at a temperature from about 650° C. to about 900° C. from about 10 minutes to about 60 minutes.
Nitride layer 20 acts as a protective layer and prevents the formation of asperities in polysilicon layer 22 in gate structure 21 during reoxidation. Nitride layer 20 prevents oxidation of the bottom side of the polysilicon layer 22 and prevents formation of geometries which result in increased electric fields. In addition, the nitride layer will prevent outdiffusion of polysilicon dopants into the gate oxide, which if excessive can lead to early gate break downs. Such a feature is important especially when polysilicon dopants such as boron are used in large amounts. Moreover the higher density silicon nitride increases resistance of the gate oxide to physical damage during post gate oxide and polysilicon deposition silicidations.
Although the process depicted in
When nitrogen implantation is used to form a silicon nitride layer, polysilicon layer 22 is deposited over oxide layer 16 as illustrated in
The anneal of the nitrogen-implanted polysilicon overlying oxide layer 16 causes the implanted nitrogen to accumulate at the polysilicon/oxide interface, forming a nitride layer. Thereafter, transistor 10 is patterned and etched as illustrated in
Alternatively, silicon nitride layer 20 may be formed on top of oxide layer 16, as illustrated in
Implantation to produce source and drains for transistor 10 may performed after the re-oxidation procedure as illustrated in
Referring now to
While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.
This application is a divisional of prior application Ser. No. 08/159,461 filed on Nov. 30, 1993.
Number | Name | Date | Kind |
---|---|---|---|
3576478 | Watkins et al. | Apr 1971 | A |
3892891 | Goodman et al. | Jul 1975 | A |
3898105 | Mai et al. | Aug 1975 | A |
3899363 | Dennard et al. | Aug 1975 | A |
3909304 | Cho | Sep 1975 | A |
3913126 | Hooker et al. | Oct 1975 | A |
3913211 | Seeds et al. | Oct 1975 | A |
3943542 | Ho et al. | Mar 1976 | A |
3958323 | De La Moneda | May 1976 | A |
3966501 | Nomura et al. | Jun 1976 | A |
3996658 | Takei et al. | Dec 1976 | A |
4013484 | Boleky et al. | Mar 1977 | A |
4023195 | Richman | May 1977 | A |
4039359 | Nakamoto | Aug 1977 | A |
4045249 | Hotta | Aug 1977 | A |
4075045 | Rideout | Feb 1978 | A |
4092661 | Watrous, Jr. | May 1978 | A |
4112575 | Fu et al. | Sep 1978 | A |
4113533 | Okumura et al. | Sep 1978 | A |
4179311 | Athanas | Dec 1979 | A |
4192059 | Khan et al. | Mar 1980 | A |
4322881 | Enomoto et al. | Apr 1982 | A |
4329773 | Geipel et al. | May 1982 | A |
4506437 | Godejahn, Jr. | Mar 1985 | A |
4553314 | Chan et al. | Nov 1985 | A |
4583281 | Ghezzo et al. | Apr 1986 | A |
4774197 | Haddad et al. | Sep 1988 | A |
4869781 | Euen et al. | Sep 1989 | A |
4897364 | Nguyen et al. | Jan 1990 | A |
5254867 | Fukuda et al. | Oct 1993 | A |
5422291 | Clementi et al. | Jun 1995 | A |
5668028 | Bryant | Sep 1997 | A |
5710453 | Bryant | Jan 1998 | A |
Number | Date | Country |
---|---|---|
1421363 | Jan 1976 | GB |
1428713 | Mar 1976 | GB |
51-12507 | Apr 1976 | JP |
51-39835 | Oct 1976 | JP |
51-118392 | Oct 1976 | JP |
51-118393 | Oct 1976 | JP |
51-41515 | Nov 1976 | JP |
52-42670 | Oct 1977 | JP |
60-785 | Jan 1985 | JP |
62-79625 | Apr 1987 | JP |
Number | Date | Country | |
---|---|---|---|
20020031870 A1 | Mar 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 08159461 | Nov 1993 | US |
Child | 09858397 | US |