The present invention relates in general to integrated circuit device structures and their fabrication. More specifically, the present invention relates to the fabrication and resulting structures of nanosheet resistors in integrated circuit devices.
Integrated circuits include multiple devices and electronic circuits on one small chip formed primarily of semiconductor material. A typical integrated circuit device includes many different types of devices, including transistor, resistors, capacitors, diodes, and the like. These devices usually are formed in various doped regions of the integrated circuit device. A resistor is typically formed using one type of transistor region (such as an n-type region or a p-type region) or by using a poly region of a transistor. As the feature size of integrated circuits becomes smaller (e.g., 7 nm and smaller), traditional methods of forming resistors in integrated circuits becomes cumbersome, as a resistor can occupy too much space to be useful.
Embodiments are directed to a method of forming a resistor in an integrated circuit device. The method includes forming a nanosheet structure having alternating sheets of silicon and silicon germanium. An ion implantation is performed on the nanosheet structure. A thermal anneal is performed on the nanosheet structure. A dielectric oxide is placed around the nanosheet structure. A first contact and a second contact are coupled to the nanosheet structure to form a resistor between the first contact and the second contact.
Embodiments are also directed to an integrated circuit device that includes a substrate and at least one resistor formed over the substrate. The resistor is formed by forming a nanosheet structure having alternating sheets of silicon and silicon germanium. An ion implantation is performed on the nanosheet structure. A thermal anneal is performed on the nanosheet structure. A dielectric oxide is placed around the nanosheet structure. A first contact and a second contact are coupled to the nanosheet structure to form a resistor between the first contact and the second contact.
Additional features are realized through the techniques of the present invention. Other embodiments are described in detail herein and are considered a part of the claimed invention. For a better understanding of the invention with the features, refer to the description and to the drawings.
The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing features are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
It is understood in advance that although a detailed description of an exemplary resistor configuration is provided, implementation of the teachings recited herein are not limited to the particular resistor structure described herein. Rather, embodiments of the present invention are capable of being implemented in conjunction with any other type of integrated circuit device, now known or later developed.
For the sake of brevity, conventional techniques related to semiconductor device and integrated circuit (IC) fabrication may or may not be described in detail herein. Moreover, the various tasks and process steps described herein can be incorporated into a more comprehensive procedure or process having additional steps or functionality not described in detail herein. In particular, various steps in the manufacture of semiconductor devices and semiconductor-based ICs are well known and so, in the interest of brevity, many conventional steps will only be mentioned briefly herein or will be omitted entirely without providing the well-known process details.
The following definitions and abbreviations are to be used for the interpretation of the claims and the specification. As used herein, the terms “comprises,” “comprising,” “includes,” “including,” “has,” “having,” “contains” or “containing,” or any other variation thereof, are intended to cover a non-exclusive inclusion. For example, a composition, a mixture, process, method, article, or apparatus that comprises a list of elements is not necessarily limited to only those elements but can include other elements not expressly listed or inherent to such composition, mixture, process, method, article, or apparatus.
As used herein, the terms “invention” or “present invention” are non-limiting terms and not intended to refer to any single aspect of the particular invention but encompass all possible aspects as described in the specification and the claims.
Described herein is a method of forming a resistor using nanosheet technology in an integrated circuit structure.
As semiconductor feature sizes become smaller, conventional methods of forming resistors in an integrated circuit becomes impractical. The size can be too large or they can suffer from poor control. In addition, there can be extra masks needed for certain steps, thus incurring extra steps in the fabrication process, which is not desirable.
Turning now to an overview of the present invention, one or more embodiments form an integrated circuit resistor using nanosheet technology. The use of nanosheet technology to form resistors in integrated circuits provides a dielectric isolation between a nanosheet resistor stack and the substrate, which allows for tuning the resistance at a higher level of precision. In addition, the formation of a nanosheet resistor is compatible with standard nanosheet formation techniques. Thus, additional processing steps can be avoided.
Turning now to a more detailed description of an embodiment of the present invention, a preliminary fabrication methodology for forming initial stages of a nanosheet resistor in accordance with one or more embodiments will now be described with reference to
In
Thereafter, an ion implantation is performed on nanosheet structure 100 and a thermal anneal is then performed. The resulting structure is illustrated in
An alternative embodiment is shown in
In
Thereafter, an ion implantation is performed on nanosheet structure 800 and a thermal anneal is then performed. The resulting structure is illustrated in
An advantage of the structure described herein is the wide variety of resistances that can be achieved merely by connecting the nanosheet resistors in different manners. For example, it has been found that a parallel connection of 24 nanosheet resistors of a certain size can result in a resistance of 17 ohms, while the same nanosheet resistors connected in a serpentine series connection can result in a resistance of over 28,000 ohms. Through the various uses of parallel and series connections between the 24 resistors (or subset thereof), many different values between 17 ohms and 28,000 can be created. The nanosheet resistors also can be varied in length to create even greater variety in the resistance. Nanosheet resistors can have a wide range of sizes, for example from 150 to 500 nm in length. In addition, different numbers of nanosheet resistors can be used in various configurations. In such a manner, the wide variety of resistances can be created to result in a desired resistance value.
A comparison of the connection of nanosheet resistors is shown in
Thus, it can be seen from the forgoing detailed description and accompanying illustrations that embodiments of the present invention provide structures and methodologies for providing a resistor that occupies little space and can be created with a wide variety of different resistances.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments described herein. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments described herein.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form described herein. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the inventive teachings and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.
The diagrams depicted herein are just one example. There can be many variations to this diagram or the operations described therein without departing from the spirit of the invention. For instance, the operations can be performed in a differing order or operations can be added, deleted or modified. All of these variations are considered a part of the claimed invention.
While various embodiments have been described, it will be understood that those skilled in the art, both now and in the future, can make various modifications which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection for the invention first described.
This application is a continuation of U.S. application Ser. No. 15/958,488, entitled “TUNABLE ON-SHIP NANOSHEET RESISTOR”, filed on Apr. 20, 2018, which is a continuation of U.S. Pat. No. 9,991,328, entitled “TUNABLE ON-CHIP NANOSHEET RESISTOR”, filed Aug. 25, 2016, which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3897276 | Kondo | Jul 1975 | A |
5243239 | Khan et al. | Sep 1993 | A |
5793060 | Morikawa | Aug 1998 | A |
6359339 | Gregor et al. | Mar 2002 | B1 |
6885055 | Lee | Apr 2005 | B2 |
7723200 | Iben et al. | May 2010 | B2 |
8124490 | Lin et al. | Feb 2012 | B2 |
8555216 | Iben et al. | Oct 2013 | B2 |
8686292 | Bulmer et al. | Apr 2014 | B2 |
9231209 | Mares et al. | Jan 2016 | B2 |
9349723 | Lin et al. | May 2016 | B2 |
9991328 | Bi et al. | Jun 2018 | B2 |
20030213998 | Hsu et al. | Nov 2003 | A1 |
20110089444 | Yao et al. | Apr 2011 | A1 |
20120220102 | Or-Bach et al. | Aug 2012 | A1 |
20140016281 | Zickel et al. | Jan 2014 | A1 |
20140138601 | Mares et al. | May 2014 | A1 |
20150076586 | Rabkin et al. | Mar 2015 | A1 |
20150123215 | Obradovic et al. | May 2015 | A1 |
20150263095 | Chan et al. | Sep 2015 | A1 |
20180061929 | Bi et al. | Mar 2018 | A1 |
20180240858 | Bi et al. | Aug 2018 | A1 |
Entry |
---|
List of IBM Patents or Patent Applications Treated as Related; (Appendix P), filed Jan. 28, 2020; 2 pages. |
Number | Date | Country | |
---|---|---|---|
20200168698 A1 | May 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15958488 | Apr 2018 | US |
Child | 16774194 | US | |
Parent | 15246912 | Aug 2016 | US |
Child | 15958488 | US |