Semiconductor devices are used in a large number of electronic devices, such as computers, cell phones, and others. Semiconductor devices comprise integrated circuits that are formed on semiconductor wafers by depositing many types of thin films of material over the semiconductor wafers, and patterning the thin films of material to form the integrated circuits. Integrated circuits include field-effect transistors (FETs) such as metal oxide semiconductor (MOS) transistors.
One of the goals of the semiconductor industry is to continue shrinking the size and increasing the speed of individual FETs. To achieve these goals, fin FETs (FinFETs) or multiple gate transistors are used in sub 32 nm transistor nodes. FinFETs not only improve areal density, but also improve gate control of the channel.
In some cases, FinFETs have been constructed using a replacement gate process. During such process, the FinFET is initially provided with polysilicon gates, which are better able to withstand the more severe processing conditions of the immediately subsequent processing operations. Thereafter, in later stages of processing when processing conditions are less severe, the polysilicon gates are removed from the FinFET structures and replaced with permanent metal gates.
In recent years, attempts have been made to improve the performance or manipulate the characteristics of FinFETs with a stressor. Several methods of forming these stressors for FinFETs have been proposed or used in fabrication.
For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawing, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
The making and using of the present embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative, and do not limit the scope of the disclosure.
The present disclosure will be described with respect to embodiments in a specific context, namely a FinFET. The disclosure may also be applied, however, to other integrated circuits, electronic structures, and the like.
Referring now to
Referring now to
Referring now to both
Referring now to
Referring collectively to
After the fins 36 have been formed, an oxide deposition process is performed to generate the shallow trench isolation (STI) regions 38 on opposing sides of the fins 36. Thereafter, a chemical-mechanical polishing (CMP) process is performed to smooth the top surface of the device. Next, the hard mask 32 shown in
After the hard mask 32 has been removed, a well implantation and an annealing step are performed. Thereafter, a dummy gate oxide 40 (i.e., IO OX) (see
Still referring to
Next, as shown in
As shown in
Next, referring collectively to
After the polysilicon layer 42 has been removed, an extra annealing process is performed. In an embodiment, the extra annealing process is performed at a temperature of between about 500° C. to about 650° C., for a time of between about 60 minutes to about 120 minutes, and/or at a pressure of about 1 atmosphere. In other embodiments, other temperatures, times, and pressures may be employed in order to achieve desired results.
In an embodiment, the annealing process causes elements such as, for example, nitrogen and hydrogen, to be off gassed from dielectric 48 as shown in
The contraction or shrinking of the dielectric 48 bends or otherwise deforms the spacers 50 in the n-type FinFET 20 as shown in
Still referring to
In an embodiment, a middle portion of each of the spacers 50 in
After the extra annealing process has been performed and the spacers 50 of the n-type FET 20 bent or deformed as shown in
After the gate electrode structure 56 has been formed in the n-type FinFET 20 as shown in
Thereafter, the dummy gate oxide 40 in
Referring to
Referring now to
The n-type FinFETs 70, 74 in
Unlike the transistors in
Referring now to
In
An embodiment method of method of tuning tensile strain in an integrated circuit includes forming a source/drain region on opposing sides of a gate region in a fin, forming spacers over the fin, the spacers adjacent to the source/drain regions, depositing a dielectric between the spacers; and performing an annealing process to contract the dielectric, the dielectric contraction deforming the spacers, the spacer deformation enlarging the gate region in the fin.
An embodiment fin field effect transistor (FinFET) having a tunable tensile strain includes a source/drain region on opposing sides of an enlarged gate region in a fin, a contracted dielectric disposed over the source/drain regions, and spacers disposed over the fin, an amount of deformation of the spacers due to the contracted dielectric and contributing to a length of the enlarged gate region in the fin.
An embodiment integrated circuit having a tunable tensile strain includes a p-type metal-oxide-semiconductor (PMOS) device with a first gate region, and an n-type metal-oxide-semiconductor (NMOS) device adjacent the PMOS device, the NMOS device including deformed spacers on opposing sides of a contracted dielectric, the deformed spacers adjacent a second gate region, a length of the second gate region greater than a length of the first gate region.
While the disclosure provides illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
This application is a divisional of U.S. patent application Ser. No. 14/839,560, entitled “Tuning Tensile Stress on FinFET,” filed on Aug. 28, 2015, which is a divisional of U.S. patent application Ser. No. 13/901,399, now U.S. Pat. No. 9,153,668, entitled “Tuning Tensile Stress on FinFET,” filed on May 23, 2013, which applications are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
5153145 | Lee | Oct 1992 | A |
5517045 | Ho | May 1996 | A |
5685950 | Sato | Nov 1997 | A |
5840611 | Lee | Nov 1998 | A |
5858867 | Hsia et al. | Jan 1999 | A |
5877530 | Aronowitz | Mar 1999 | A |
5879975 | Karlsson | Mar 1999 | A |
6060375 | Owyang | May 2000 | A |
6107148 | Taki | Aug 2000 | A |
6143611 | Gilton | Nov 2000 | A |
6191044 | Yu | Feb 2001 | B1 |
6337236 | Yamazaki et al. | Jan 2002 | B2 |
6433871 | Lensing | Aug 2002 | B1 |
6524916 | Scholer | Feb 2003 | B1 |
6674137 | Nissa | Jan 2004 | B2 |
6699755 | Chiou | Mar 2004 | B1 |
6716690 | Wang | Apr 2004 | B1 |
6830975 | Bicksler | Dec 2004 | B2 |
6943403 | Park | Sep 2005 | B2 |
7151031 | Kwon | Dec 2006 | B2 |
7208361 | Shah | Apr 2007 | B2 |
7235469 | Okayama | Jun 2007 | B2 |
7939895 | Fukasaku | May 2011 | B2 |
8076735 | Lin | Dec 2011 | B2 |
8288262 | Lin | Oct 2012 | B2 |
8384162 | Yin | Feb 2013 | B2 |
9153668 | Ching | Oct 2015 | B2 |
9627385 | Ching | Apr 2017 | B2 |
9899382 | Huang | Feb 2018 | B2 |
9917165 | Wu | Mar 2018 | B2 |
10050131 | Wong | Aug 2018 | B2 |
10177253 | Kim | Jan 2019 | B2 |
20020003275 | Lee et al. | Jan 2002 | A1 |
20020004282 | Hong | Jan 2002 | A1 |
20020163036 | Miura | Nov 2002 | A1 |
20030143814 | Bicksler | Jul 2003 | A1 |
20040046206 | Yun et al. | Mar 2004 | A1 |
20040119110 | Park | Jun 2004 | A1 |
20040262697 | Enders | Dec 2004 | A1 |
20050242376 | Chen et al. | Nov 2005 | A1 |
20050250283 | Park | Nov 2005 | A1 |
20050280051 | Chidambarrao et al. | Dec 2005 | A1 |
20060065893 | Jin | Mar 2006 | A1 |
20070001217 | Chen et al. | Jan 2007 | A1 |
20070026578 | Kim | Feb 2007 | A1 |
20070126067 | Hattendorf | Jun 2007 | A1 |
20070224706 | Izumi | Sep 2007 | A1 |
20090085122 | Ho | Apr 2009 | A1 |
20090256191 | White | Oct 2009 | A1 |
20090289284 | Goh et al. | Nov 2009 | A1 |
20110079854 | Lin | Apr 2011 | A1 |
20110147815 | Takeda | Jun 2011 | A1 |
20120034747 | Lin | Feb 2012 | A1 |
20120129312 | Utomo et al. | May 2012 | A1 |
20120146154 | Itou et al. | Jun 2012 | A1 |
20130007678 | Yang et al. | Jan 2013 | A1 |
20130093026 | Wann | Apr 2013 | A1 |
20140061862 | Vega et al. | Mar 2014 | A1 |
20140117425 | Pradhan et al. | May 2014 | A1 |
20140231919 | Peng et al. | Aug 2014 | A1 |
20140346607 | Ching | Nov 2014 | A1 |
20160056157 | Ching | Feb 2016 | A1 |
20160111531 | Dong | Apr 2016 | A1 |
20170117192 | Min | Apr 2017 | A1 |
20170117363 | Kim | Apr 2017 | A1 |
20170170303 | Wong | Jun 2017 | A1 |
20170213830 | Ching | Jul 2017 | A1 |
20170222006 | Suh | Aug 2017 | A1 |
20170275554 | Thalen | Sep 2017 | A1 |
20170345712 | Min | Nov 2017 | A1 |
20170352656 | Huang | Dec 2017 | A1 |
20170358665 | Song | Dec 2017 | A1 |
20170365604 | Suh | Dec 2017 | A1 |
Number | Date | Country |
---|---|---|
1694231 | Nov 2005 | CN |
2003-224264 | Aug 2003 | JP |
Entry |
---|
Serra, N., et al., “Experimental and Physics-Based Modeling Assessment of Strain INduced Mobility Enhancement in FinFETs,” IEEE, 2009, pp. 4.2.1-4.2.4. |
Number | Date | Country | |
---|---|---|---|
20170213830 A1 | Jul 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14839560 | Aug 2015 | US |
Child | 15482167 | US | |
Parent | 13901399 | May 2013 | US |
Child | 14839560 | US |