Claims
- 1. A heat dissipating integrated circuit package, comprising:
- (a) an integrated circuit element;
- (b) a transfer molded plastic casing surrounding said integrated circuit element, said casing having an upper surface, a lower surface and a perimeter wall;
- (c) a first metal foil lamination applied over said upper surface of said casing with a first high temperature epoxy adhesive lamination being applied between said upper surface of said casing and said first metal foil lamination;
- (d) a second metal foil lamination applied over said lower surface of said casing with a second high temperature epoxy adhesive lamination being applied between said lower surface of said casing and said second metal foil lamination; and wherein said integrated circuit package includes a plurality of electrical interconnect leads, said leads which substantially overlay, are connected to, and are extending from said integrated circuit element through a portion of said perimeter wall of said casing.
- 2. The package of claim 1, wherein said casing is formed having a plurality of cavities extending from said lower surface of said casing to a depth in close proximity of said integrated circuit element, and wherein the cavities are filled with a heat conducting material.
- 3. The package of claim 1, wherein said first and second foil lamination layers are applied to said upper and lower surfaces of said casing by vacuum deposition.
- 4. The package of claim 1, wherein said casing is formed having a thickness surrounding said integrated circuit in the range of five to nine-mils.
- 5. The package of claim 4, wherein said foil lamination layers are formed having a thickness of approximately one-half to one mil.
- 6. The package of claim 5, wherein said integrated circuit element is formed having a thickness of in the range of from about eight mils to about sixteen mils.
- 7. The package of claim 1, wherein said casing is formed of a semi-conductor grade, low stress, filled material.
- 8. The package of claim 1, wherein said leads are formed of metal with a thickness in the range of from about one and four-tenths to about four-mils.
- 9. The package of claim 8, wherein said leads are formed of two ounce copper.
- 10. The package of claim 1, wherein said leads extend from said casing in a parallel array along one side of said perimeter wall of said casing.
- 11. The package of claim 1, wherein said leads extend from said casing in two parallel arrays, a first array extending from a first side of said casing wall and a second array extending from a second side of said casing opposite said first side.
- 12. The package of claim 1, wherein said leads extend from said casing a distance sufficient to provide stress relief for lead connections.
- 13. The package of claim 12, wherein said leads extend sufficiently to provide approximately seven to eight-mils extension between said perimeter wall and external lead connection points.
- 14. The package of claim 12, wherein each of said leads is formed having a curved portion at its terminal end.
- 15. The package of claim 1, further comprising a planar heat sink element comprising a thermally conductive substrate in full surface contact with one surface of said integrated circuit element, said heat sink further being formed and mounted so as to extend through one edge of said perimeter wall of said casing.
- 16. The package of claim 1, wherein said first and second foil laminations are bonded to said upper and lower surfaces of said casing and wherein said laminations include an integral heat sink portion, said heat sink portion being formed of extensions of said laminations which wrap around one edge of said casing and are bonded together.
- 17. A heat dissipating integrated circuit unit comprising:
- an integrated circuit element;
- a transfer molded plastic casing surrounding said integrated circuit element, said casing having an upper and lower face surface and a perimeter wall;
- a first metal foil layer disposed on at least a portion of one of said face surfaces with a high temperature epoxy adhesive lamination being applied between said first metal foil layer and said one of said face surfaces; and
- wherein said integrated circuit package includes a plurality of electrical interconnect leads, said leads substantially overlaying, being connected to, and extending from said integrated circuit element through a portion of said perimeter wall of said casing.
Parent Case Info
This application is a continuation of application Ser. No. 07/561,417, filed Aug. 1, 1990, now abandoned.
US Referenced Citations (64)
Foreign Referenced Citations (15)
Number |
Date |
Country |
0122687 |
Oct 1984 |
EPX |
0298211 |
Nov 1989 |
EPX |
340100 |
Nov 1989 |
EPX |
57-31166 |
Feb 1982 |
JPX |
58-96756A |
Jun 1983 |
JPX |
58-112348 |
Jul 1983 |
JPX |
61-163652A |
Jan 1985 |
JPX |
60-180150 |
Sep 1985 |
JPX |
61-21943 |
Sep 1986 |
JPX |
63-187652 |
Mar 1988 |
JPX |
63-153849 |
Jun 1988 |
JPX |
63-53959 |
Aug 1988 |
JPX |
3187652 |
Aug 1988 |
JPX |
1151254 |
Jun 1989 |
JPX |
2060150 |
Feb 1990 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Information allegedly written by Emory Garth regarding "Memory Stacks," Applicant received a facsimile from Emory Garth on Jan. 26, 1993, Applicant does not know when this information was written or its validity. |
Catalog of Dense-Pac Microsystems, Inc. describing two products: DPS512X16A3 Ceramic 512K X 16 CMOS SRAM Module and DPS512X16AA3 High Speed Ceramic 512K X 16 CMOS SRAM Module, pp. 865-870. (No known date). |
IBM Technical Disclosure Bulletin, vol. 22, No. 6, pp. 2336-2337 (Flexible Semiconductor Credit Card) Nov. 1979. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
561417 |
Aug 1990 |
|