Claims
- 1. In a dynamic random access memory, a capacitor structure comprising a first doped silicon electrode, a first layer of thermally grown Si.sub.3 N.sub.4 on a surface of said first electrode, a second layer of vapor deposited Si.sub.3 N.sub.4 on said first layer, a third layer of thermally grown oxynitride (ON) on said second layer, and a second electrode on said layer of ON, and a field effect transistor including a source region, a drain region, and a channel region between said source region and said drain region, a gate electrode over said channel region, and a dielectric between said gate electrode and said channel region, said dielectric comprising a fourth layer of thermally grown Si.sub.3 N.sub.4, a fifth layer of vapor deposited Si.sub.3 N.sub.4 on said fourth layer, and a sixth layer of thermally grown ON on said fifth layer.
- 2. A field effect transistor comprising a semiconductor body having a source region, a drain region, and a channel region between said source region and said drain region, a gate electrode over said channel region, and a dielectric between said gate electrode and said channel region, said dielectric comprising a first layer of thermally grown Si.sub.3 N.sub.4, a second layer of vapor deposited Si.sub.3 N.sub.4 on said first layer, and a layer of thermally grown ON on said second layer.
Parent Case Info
This is a division of application No. 08/237,745, filed May 4, 1994, now U.S. Pat. No. 5,478,765.
US Referenced Citations (4)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0032768 |
Apr 1981 |
JPX |
0090778 |
May 1983 |
JPX |
0169932 |
Jul 1989 |
JPX |
0283678 |
Oct 1993 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, vol. 24, No. 7A, Dec. 1981, pp. 3232. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
237745 |
May 1994 |
|