Claims
- 1. A semiconductor device assembly for facilitating removal of unwanted encapsulant material formed in an encapsulant channel when filling an encapsulant mold connected to the encapsulant channel, the assembly comprising:
a carrier substrate having at least one die attach site; at least one semiconductor device attached to said at least one die attach site of said carrier substrate; and an oxide-surfaced path formed directly on said carrier substrate, said oxide-surfaced path extending from a first portion of said carrier substrate proximate said at least one die attach site to a second portion on said carrier substrate, wherein said oxide-surfaced path is sized and configured to substantially extend and correspond to an extent of the encapsulant channel of the encapsulant mold.
- 2. The semiconductor device assembly of claim 1, wherein said oxide-surfaced path comprises an at least partially oxidized metal layer.
- 3. The semiconductor device assembly of claim 2, wherein said at least partially oxidized metal layer comprises at least one of copper and silver.
- 4. The semiconductor device assembly of claim 1, wherein said second portion of said carrier substrate is proximate a portion of a periphery of said carrier substrate.
- 5. The semiconductor device assembly of claim 1, further comprising an encapsulant material encasing said at least one semiconductor device.
- 6. The semiconductor device assembly of claim 5, wherein said encapsulant material comprises a portion at least partially extending over said oxide-surfaced path.
- 7. The semiconductor device assembly of claim 6, wherein said oxide-surfaced path is configured to facilitate removal of said portion of encapsulant material formed thereover.
- 8. A carrier assembly for facilitating removal of unwanted encapsulant material formed from an encapsulant mold, the carrier assembly comprising:
a carrier substrate having at least one die attach site; at least one semiconductor device attached to said at least one die attach site of said carrier substrate; and an oxide-surfaced path formed directly on said carrier substrate, said oxide-surfaced path extending from a first portion on said carrier substrate proximate said at least one die attach site to a second portion on said carrier substrate, wherein said oxide-surfaced path is configured to substantially extend and correspond to an extent of an encapsulant channel of the encapsulant mold.
- 9. The carrier assembly of claim 8, wherein said oxide-surfaced path comprises an at least partially oxidized metal layer.
- 10. The carrier assembly of claim 9, wherein said at least partially oxidized metal layer comprises at least one of copper and silver.
- 11. The carrier assembly of claim 8, wherein said second portion of said carrier substrate is proximate a portion of a periphery of said carrier substrate.
- 12. The carrier assembly of claim 8, further comprising an encapsulant material encasing said at least one semiconductor device.
- 13. The carrier assembly of claim 12, wherein said encapsulant material comprises a portion at least partially extending over said oxide-surfaced path.
- 14. The carrier assembly of claim 13, wherein said oxide-surfaced path is configured to facilitate removal of said portion of encapsulant material formed thereover.
- 15. A chip-on-board assembly comprising:
a substrate having at least one die attach site; at least one semiconductor device attached to said at least one die attach site; an encapsulant material encapsulating said at least one semiconductor device; and an oxide-surfaced path formed directly on said substrate, said oxide-surfaced path extending from a first portion on said substrate proximate a periphery of said encapsulant material encapsulating said at least one semiconductor device to a second portion on said substrate.
- 16. The chip-on-board assembly of claim 15, wherein said oxide-surfaced path comprises an at least partially oxidized metal layer.
- 17. The chip-on-board assembly of claim 16, wherein said at least partially oxidized metal layer comprises at least one of copper and silver.
- 18. The chip-on-board assembly of claim 15, wherein said second portion of said carrier substrate is proximate a portion of a periphery of said carrier substrate.
- 19. The chip-on-board assembly of claim 15, wherein said encapsulant material comprises a portion at least partially extending over said oxide-surfaced path.
- 20. The chip-on-board assembly of claim 19, wherein said oxide-surfaced path is configured to facilitate removal of said portion of encapsulant material formed thereover.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/810,293, filed Mar. 16, 2001, pending, which is a continuation of application Ser. No. 09/318,221, filed May 25, 1999, now U.S. Pat. No. 6,251,702 B1, issued Jun. 26, 2001, which is a continuation of application Ser. No. 09/094,062, filed Jun. 9, 1998, now U.S. Pat. No. 5,963,792, issued Oct. 5, 1999, which is a divisional of application Ser. No. 09/019,275, filed Feb. 5, 1998, now U.S. Pat. No. 5,969,427, issued Oct. 19, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09019275 |
Feb 1998 |
US |
Child |
09094062 |
Jun 1998 |
US |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09810293 |
Mar 2001 |
US |
Child |
10132481 |
Apr 2002 |
US |
Parent |
09318221 |
May 1999 |
US |
Child |
09810293 |
Mar 2001 |
US |
Parent |
09094062 |
Jun 1998 |
US |
Child |
09318221 |
May 1999 |
US |