Claims
- 1. A carrierless integrated circuit package comprising,
- an integrated circuit die having opposed active and passive sides and having a plurality of lateral sides, said active side having an array of contact pads thereon,
- an electrically insulative layer of material on said passive side and on said lateral sides, said active side remaining exposed, and
- a plurality of exposed L-shaped conductive traces having first portions connected to said array of contact pads on said active side and having second portions extending from said first portions substantially perpendicularly to said passive side and attached to said insulative layer on said lateral sides, said second portions having ends generally coterminus with said insulative layer on said lateral sides.
- 2. The package of claim 1 wherein said contact pads of said die are input/output pads.
- 3. The package of claim 1 wherein said conductive traces are metallic and include gold.
- 4. A carrierless integrated circuit package comprising,
- an integrated circuit die having parallel first and second sides and having planar lateral sides connecting said parallel first and second sides, said first side having a pattern of input/output pads, said lateral sides having an insulating layer thereon, and
- a plurality of L-shaped conductive traces extending from said input/output pads to said lateral sides and extending in contact with said insulating layer on said lateral sides toward said second side, each conductive trace having an end of an edge of said insulating layer distal to said first surface.
- 5. The package of claim 4 wherein said insulating layer coats said second side.
- 6. The package of claim 5 wherein said ends of said conductive traces are generally coplanar with said insulating layer coating said second side.
- 7. The package of claim 4 wherein said conductive traces contact said first side from said input/output pads to said lateral sides.
- 8. The package of claim 4 further comprising a substrate having conductive areas having a pattern corresponding to said ends of said conductive traces, said ends being soldered to said conductive areas.
- 9. The package of claim 4 wherein each conductive trace has a bend of approximately 90.degree. at a junction of said first side with one of said lateral sides.
- 10. An electronic assembly comprising,
- a carrierless integrated circuit die having opposed active and passive major sides and a plurality of lateral sides, said active major side having an array of contact pads thereon, said die having a plurality of generally L-shaped conductive traces having first portions connected to said contact pads and extending along said active major side, said conductive traces having second portions connected to said first portions and extending along said lateral sides, and
- a substrate having conductive areas connected to said second portions of said conductive traces, said passive major side being adjacent to said substrate.
- 11. The assembly of claim 10 wherein said die includes an electrically insulative layer spacing apart said second portions of said conductive traces from said lateral sides.
- 12. The assembly of claim 11 wherein said insulative layer coats said passive major side.
- 13. The assembly of claim 10 wherein said substrate is a printed circuit board.
- 14. The assembly of claim 10 wherein said contact pads include input/output pads.
- 15. The assembly of claim 12 wherein said insulative layer on said passive major side is in physical contact with said substrate.
Parent Case Info
This is a continuation of copending application Ser No. 07/596,690 now U.S. Pat. No. 5,079,835 filed on Oct. 12, 1990.
US Referenced Citations (13)
Divisions (1)
|
Number |
Date |
Country |
Parent |
596690 |
Oct 1990 |
|