Under 35 USC 119(e), this application claims foreign priority to Taiwan application No. 095105026, filed Feb. 15, 2006, all of which is incorporated herein by reference.
The present invention relates to circuit board structures and methods for fabricating the same, and more particularly, to a build-up circuit board with fine circuits and a method for fabricating the build-up circuit board.
In response to the booming electronics industry, electronic products have been developed with multi-functionality and high performance. Further with a view to fabricating highly integrated and miniaturized semiconductor packages and carrying more active components and circuits, a substrate serving as a carrier in a semiconductor package has been made in the form from a double-layer circuit board to a multi-layer circuit board. The multi-layer circuit board employs an interlayer connection technique to increase a circuit layout area on the substrate with definite space, such that more circuits and electronic components can be accommodated on the substrate so as to fulfill the high-integration and low-profile requirements for the semiconductor package.
For use with a high-performance chip incorporated in a semiconductor package having a large number of I/O (input/output) connections, such as microprocessor, chipset, graphic chip and application specific integrated circuit (ASIC), it is necessary to improve the functions, such as impedance control, bandwidth, and chip signal transmission, of the substrate for the semiconductor package. Accordingly, the substrate has been developed to form fine circuits and small vias therein to be applicable to the highly integrated, high-performance and miniaturized semiconductor package. Conventionally, the line width of the substrate has been decreased from 100 μm to smaller than 30 μm, and the line width, space and aspect ratio are continuously being reduced. Here, “line space” refers to space between adjacent lines or circuits.
To improve circuit layout density of the substrate for the semiconductor package, there has been provided a circuit build-up technology, which allows a plurality of dielectric layers and circuit layers to be stacked on a core circuit board, with conductive vias being formed in the dielectric layers to electrically connect different circuit layers. Therefore, the circuit build-up process plays an important in the circuit density of the substrate. Currently, build-up circuits are mostly fabricated by a semi-additive process (SAP) and a pattern plating method.
The pattern plating method involves forming at least one through hole in a resin coated copper (RCC) core board so as to allow copper foils on both sides of the core board to communicate with each other by the through hole. Then, a conductive layer is formed on the copper foils and in the through hole by electroless plating, a patterned resist layer is formed on the conductive layer, and patterned circuit layers are formed on the conductive layer by electroplating. Subsequently, the resist layer is removed and etching is performed to remove the conductive layer covered by the resist layer. As a result, circuits are fabricated on the core board.
The semi-additive process involves forming a dielectric layer on a surface of a circuit board having a circuit layer disposed thereon, and forming at least one opening in the dielectric layer to partially expose the circuit layer. Then, a conductive layer is formed on the dielectric layer by electroless copper plating, allowing the conductive layer to be electrically connected to a portion of the circuit layer. Subsequently, a patterned resist layer is formed on the conductive layer, and an electroplating process is performed to form patterned circuit layers on the conductive layer. Afterwards, the resist layer is removed and etching is performed to remove the conductive layer covered by the resist layer. The above processes for forming dielectric layers and circuit layers are repeated such that a circuit board with multiple circuit layers is fabricated.
However, when fabricating fine circuits by the semi-additive process or the pattern plating method for the multi-layer substrate, due to the small line space of the fine circuits, the bonding strength between the circuit layers and the dielectric layers is not strong enough such that product reliability and quality are compromised. On the other hand, if enhancing the bonding strength between the circuit layers and the dielectric layers, the line width would be undesirably increased, which is not favorable for fabrication of the fine circuits.
Moreover, both the semi-additive process and the pattern plating method involve forming a conductive layer on a dielectric layer disposed on the substrate, forming a resist layer on the conductive layer, forming at least one opening in the resist layer by exposure and development or by laser drilling, and plating a patterned circuit layer in the opening. However, because of the constraints on the exposure and development processes, precision of the laser drilling and the bonding strength of the conductive layer, for example, due to the limits of ultraviolet wavelength, diffraction during exposure makes peripheral portions of photoresist patterns blurred, such that it is not easy to define the line width, reduce the line width and control the line thickness.
In view of the above drawbacks of the prior art, a primary objective of the present invention is to provide a circuit board structure and a method for fabricating the same, so as to increase the bonding strength between a circuit layer and a dielectric layer.
Another objective of the present invention is to provide a circuit board structure and a method for fabricating the same, so as to allow the circuit board to be formed with fine circuits.
A further objective of the present invention is to provide a circuit board structure and a method for fabricating the same, so as to effectively control the shape of circuits and enhance the electrical performance of the circuit board.
In order to achieve the above and other objectives, the present invention proposes a method for fabricating a circuit board structure. The method comprises the steps of: providing a substrate; forming a first circuit layer on at least one surface of the substrate; forming a dielectric layer on the surface of the substrate, and forming a plurality of first and second openings in the dielectric layer, wherein the second openings correspond in position to electrical connection pads of the first circuit layer and expose the electrical connection pads of the first circuit layer; forming a metal layer on the dielectric layer, and allowing the metal layer to fill the first and second openings of the dielectric layer; and removing the metal layer from the dielectric layer except the metal layer disposed in the first and second openings of the dielectric layer, so as to form a second circuit layer embedded in the dielectric layer, wherein the second circuit layer is electrically connected to the first circuit layer by a conductive structure formed in the dielectric layer.
The above fabrication method further comprises the step of forming a conductive layer between the dielectric layer and the metal layer.
In another embodiment of the present invention, the fabrication method may repeat the aforementioned steps to form more dielectric layers and second circuit layers on the above dielectric layer and second circuit layer according to practical electrical design such that a circuit board having multiple circuit layers is fabricated.
The plurality of first and second openings of the dielectric layer are fabricated by the steps of: forming a resist layer on the dielectric layer, and forming a plurality of openings in the resist layer, wherein the openings of the resist layer correspond in position to the electrical connection pads of the first circuit layer and expose a portion of the dielectric layer; removing the resist layer and the exposed portion of the dielectric layer so as to form the first openings in the dielectric layer; and forming the second openings in the first openings corresponding in position to the electrical connection pads of the first circuit layer so as to expose the electrical connection pads of the first circuit layer.
The present invention also discloses a circuit board structure, comprising: a core board having a first circuit layer disposed on at least one surface thereof; a dielectric layer formed on the surface of the core board and formed with a plurality of first and second openings therein, wherein the second openings are formed in the first openings and expose electrical connection pads of the first circuit layer; a second circuit layer formed in the first openings of the dielectric layer; and a conductive structure formed in the second openings of the dielectric layer and electrically connected to the first circuit layer.
The circuit board structure and the method for fabricating the same according to the present invention can enhance the bonding strength between dielectric layers and circuit layers, thereby improving product reliability and quality.
Moreover, in the circuit board structure and the method for fabricating the same according to the present invention, a fine circuit process is not limited by the resolution of the resist layer and the bonding strength between the resist layer and the dielectric layer, such that fine circuit can be formed as desired for use with miniaturized and high-performance electronic products and the thickness of circuits and lines can be effectively controlled.
The present invention can be more fully understood by reading the following detailed description of the preferred embodiments, with reference made to the accompanying drawings, wherein:
Preferred embodiments of a circuit board structure and a method for fabricating the same as proposed in the present invention are described as follows with reference to
Referring to FIGS. 1A and 1A′, at least one core board 10, 10′ is provided. The core board 10, 10′ can be a single-layer or multi-layer circuit board formed with a first circuit layer on at least one surface thereof. For example, as shown in
Referring to
Referring to
Referring to
The process for removing the resist layer 12 and the portion of the dielectric layer 11 is well known in the art and thus is not further detailed herein.
Referring to
Referring to
Referring to
Further, a circuit build-up process may be performed to form more dielectric layers and second circuit layers on the dielectric layer 11 and the second circuit layer 14a so as to form a multi-layer circuit board.
Referring to
Subsequently, conductive elements may be provided on the exposed electrical connection pads 141 of the second circuit layer 14a and are used to mount a semiconductor chip or a printed circuit board (not shown) on the circuit board, thereby accomplishing external electrical connection for the circuit board.
By the aforementioned fabrication method, a circuit board structure is provided in the present invention. The circuit board structure comprises: a core board 10, 10′ having a first circuit layer 103a disposed on at least one surface thereof; a dielectric layer 11 formed on the surface of the core board 10, 10′ and formed with a plurality of first, second and third openings 110, 112, 114 therein, wherein the second openings 112 are formed in the first openings 110 and expose electrical connection pads 1030 of the first circuit layer 103a; a second circuit layer 14a formed in the first and third openings 110, 114 of the dielectric layer 11; and a conductive structure 14b formed in the second openings 112 of the dielectric layer 11 and electrically connected to the first circuit layer 103a. The second circuit layer 14a and the conductive structure 14b are made of lead, tin, silver, copper, gold, bismuth, antimony, zinc, nickel, zirconium, magnesium, indium, tellurium, aluminum, gallium, or an alloy thereof.
The core board 10, 10′ can be a single-layer or multi-layer circuit board formed with a first circuit layer on at least one surface thereof. For example, as shown in
The above circuit board structure further comprises a conductive layer 13 disposed between the dielectric layer 11 and the second circuit layer 14a and between the dielectric layer 11 and the conductive structure 14b. On the dielectric layer 11 and the second circuit layer 14a, more dielectric layers and second circuit layers can be formed repeatedly so as to form a circuit board with multiple circuit layers. Further, an insulating protection layer 15 such as a solder mask layer can be applied on the dielectric layer 11 and the second circuit layer 14a, and is formed with openings 150 for exposing electrical connection pads 141 of the second circuit layer 14b.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Further, a circuit build-up process may be performed to form more dielectric layers and second circuit layers on the dielectric layer 11 and the second circuit layer 14a so as to form a multi-layer circuit board.
Referring to
Subsequently, conductive elements may be provided on the exposed electrical connection pads 141 of the second circuit layer 14a and are used to mount a semiconductor chip or a printed circuit board (not shown) on the circuit board, thereby accomplishing external electrical connection for the circuit board.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Further, a circuit build-up process may be performed to form more dielectric layers and second circuit layers on the dielectric layer 11 and the second circuit layer 14a so as to form a multi-layer circuit board.
Referring to
Subsequently, conductive elements may be provided on the exposed electrical connection pads 141 of the second circuit layer 14a and are used to mount a semiconductor chip or a printed circuit board (not shown) on the circuit board, thereby accomplishing external electrical connection for the circuit board.
Referring to
In the present invention, the aforementioned steps may be repeated to form more dielectric layers and second circuit layers on the above dielectric layer 11 and second circuit layer 14a according to practical electrical design such that a circuit board having multiple circuit layers is fabricated.
The circuit board structure formed in the second to fourth embodiments of the present invention is the same as that described in the first embodiment, and thus is not further detailed herein.
Therefore, the method for fabricating a circuit board structure according to the present invention comprises the steps of: providing a substrate; forming a first circuit layer on at least one surface of the substrate; forming a dielectric layer on the surface of the substrate, and forming a plurality of first and second openings in the dielectric layer, wherein the second openings correspond in position to electrical connection pads of the first circuit layer and expose the electrical connection pads of the first circuit layer; forming a metal layer on the dielectric layer, and allowing the metal layer to fill the first and second openings of the dielectric layer; and removing the metal layer from the dielectric layer except the metal layer disposed in the first and second openings of the dielectric layer, so as to form a second circuit layer embedded in the dielectric layer, wherein the second circuit layer is electrically connected to the first circuit layer by a conductive structure formed in the dielectric layer. By the present invention, the bonding strength between a dielectric layer and a circuit layer can be enhanced, such that product reliability and quality are improved.
In the circuit board structure and the method for fabricating the same according to the present invention, a resist layer is provided on a dielectric layer, and a plurality of first and second openings are formed in the dielectric layer by a drilling process and an etching process while the resist layer is removed. Then, a metal layer is formed on the dielectric layer and fills the first and second openings of the dielectric layer. Subsequently, the metal layer is removed from the dielectric layer, leaving the metal layer in the first and second openings of the dielectric layer intact, such that a circuit layer and a conductive structure embedded in the dielectric layer are fabricated.
The circuit board structure of the present invention comprises: a core board having a first circuit layer disposed on at least one surface thereof; a dielectric layer formed on the surface of the core board and formed with a plurality of first and second openings therein, wherein the second openings are formed in the first openings and expose electrical connection pads of the first circuit layer; a second circuit layer formed in the first openings of the dielectric layer; and a conductive structure formed in the second openings of the dielectric layer and electrically connected to the first circuit layer.
Therefore, in the circuit board structure and the method for fabricating the same according to the present invention, a fine circuit process is not limited by the resolution of the resist layer and the bonding strength between the resist layer and the dielectric layer, such that fine circuit can be formed as desired for use with miniaturized and high-performance electronic products and the thickness of circuits and lines can be effectively controlled.
The invention has been described using exemplary preferred embodiments. However, it is to be understood that the scope of the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements. The scope of the claims, therefore, should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Number | Date | Country | Kind |
---|---|---|---|
095105026 | Feb 2006 | TW | national |