Claims
- 1. A wafer scale condensed memory matrix comprising:
a substrate; a wafer including a plurality of semiconductor dice thereon, each semiconductor die of said plurality of semiconductor dice having an array of circuit connection structures carried on a surface of said wafer, a layer of at least one dielectric material, filling interstices between said circuit connection structures, a surface of said wafer having die connection structures juxtaposed against and in conductive relationship with corresponding said circuit connection structures carried by said substrate for said dielectric material layer filling interstices between said die connection structures; a thermally conductive layer on a portion of said surface of said wafer opposite said surface carrying said die connection structures; and a heat dissipation device connected to a portion of said thermally conductive layer.
- 2. The wafer scale condensed memory matrix according to claim 1, wherein said circuit connection structures comprise first attachment bumps and said die connection structures comprise second attachment bumps complementary to said first attachment bumps.
- 3. The wafer scale condensed memory matrix according to claim 1, wherein said dielectric material layer includes a low stress, epoxy-based curable resin which bonds said substrate to said wafer.
- 4. A wafer scale condensed memory matrix according to claim 1, wherein said plurality of dies includes DRAM dies.
- 5. A wafer scale condensed memory matrix according to claim 1, wherein said thermally conductive layer comprises an epoxy-based resin which bonds said wafer to said heat dissipation device.
- 6. A wafer scale condensed memory matrix according to claim 1, wherein said heat dissipation device includes a metallic device having at least one heat fin located thereon.
- 7. A wafer scale condensed memory matrix according to claim 1, wherein:
said circuit connection structures are first attachment bumps and said die connection structures are second attachment bumps substantially complementary to said first attachment bumps; said layer of dielectric material comprising a low stress, epoxy-based curable resin which bonds said substrate to said wafer; and said layer comprises an epoxy-based resin which bonds said wafer to said heat dissipation device.
- 8. A wafer condensed memory matrix according to claim 7, wherein said plurality of dies comprises DRAM dies.
- 9. A condensed memory matrix according to claim 7, wherein said heat dissipation device includes a metallic device having a portion thereof configured having at least one heat fin.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/505,488, filed Feb. 16, 2000, pending, which is a divisional of application Ser. No. 09/175,490, filed Oct. 20, 1998, now U.S. Pat. No. 6,071,757, issued Jun. 6, 2000, which is a continuation of application Ser. No. 08/590,775, filed Jan. 24, 1996, now U.S. Pat. No. 5,977,629, issued Nov. 2, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09175490 |
Oct 1998 |
US |
Child |
09505488 |
Feb 2000 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09505488 |
Feb 2000 |
US |
Child |
09941090 |
Aug 2001 |
US |
Parent |
08590775 |
Jan 1996 |
US |
Child |
09175490 |
Oct 1998 |
US |