Claims
- 1. A method for fabricating a non-FLASH integrated circuit, comprising the steps of:providing a semiconductor body; forming a top metal interconnect layer over the semiconductor body; depositing a protective overcoat accompanying said top metal interconnect layer; patterning and etching said protective overcoat to form bondpad windows in said protective overcoat; and thereafter, packaging the non-FLASH integrated circuit wherein a temperature of the semiconductor body is kept at or below 350° C. between said patterning and etching step and said packaging step.
- 2. The method of claim 1, wherein said patterning and etching step is performed prior to forming the top metal interconnect layer.
- 3. The method of claim 1, wherein said patterning and etching step is performed after forming the top metal interconnect layer.
- 4. The method of claim 1, further comprising the steps of:performing a sinter after said patterning and etching step and prior to said packaging step wherein a temperature of said sinter is kept at or below 350° C.
- 5. The method of claim 1, wherein no sintering steps are performed between said patterning and etching step and said packaging step.
- 6. The method of claim 1, wherein said protective overcoat comprises silicon nitride.
- 7. The method of claim 1, wherein said protective overcoat comprises silicon oxynitride.
- 8. A method for fabricating a non-FLASH integrated circuit, comprising the steps of:providing a semiconductor body; forming a top metal interconnect layer over the semiconductor body; depositing a protective overcoat accompanying said top metal interconnect layer; patterning and etching said protective overcoat to form bondpad windows in said protective overcoat; thereafter, performing a sinter in hydrogen at a temperature at or below 350° C.; and thereafter, packaging the non-FLASH integrated circuit.
- 9. The method of claim 8, wherein said patterning and etching step is performed prior to forming the top metal interconnect layer.
- 10. The method of claim 8, wherein said patterning and etching step is performed after forming the top metal interconnect layer.
Parent Case Info
This application claims priority under 35 USC § 119(e)(1) of provisional application No. 60/265,792 filed Feb. 1, 2001.
US Referenced Citations (23)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0-810614A1 |
May 1997 |
EP |
WO 9419829 |
Sep 1994 |
WO |
Non-Patent Literature Citations (2)
Entry |
Onishi et al. “A half-micron ferroelectric memory cell technology with stacked capacitor structure” IEDM 94-843 0-7803-2111 1994 IEEE p.. 34.4.1-34.4.4.* |
Sidharth et al. “Characterization of a novel fine-pitch ball grid array pachage for flash memory application” Electronic components and technology conference 0-7803-5908-9/00 p. 353-357. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/265792 |
Feb 2001 |
US |