Claims
- 1. An input/output (I/O) interconnect system, comprising:
a first substrate having a compliant pillar vertically extending from the first substrate, wherein the compliant pillar comprises a first material; and a second substrate having a compliant socket adapted to receive the compliant pillar, wherein the compliant socket comprises a second material.
- 2. The I/O interconnect system of claim 1, wherein the first material comprises a low modulus material selected from polyimides, epoxides, polynorbornenes, polyarylene ethers, and parylenes.
- 3. The I/O interconnect system of claim 1, wherein the second material comprises a low modulus material selected from polyimides, epoxides, polynorbornenes, polyarylene ethers, and parylenes.
- 4. The I/O interconnect system of claim 1, wherein the compliant pillar has a height of about 15 to 300 micrometers.
- 5. The I/O interconnect system of claim 1, wherein the compliant pillar has a length of about 2 to 55 micrometers and a width of about 2 to 55 micrometers.
- 6. The I/O interconnect system of claim 5, wherein the compliant socket has a height of about 5 to 30 micrometers.
- 7. The I/O interconnect system of claim 1, wherein the compliant socket has a cross section selected from: a substantially polygonal cross section, a substantially circular cross section, and a substantially elliptical cross section.
- 8. The I/O interconnect system of claim 1, wherein the compliant pillar and the compliant socket have different indexes of refraction.
- 9. The I/O interconnect system of claim 1, wherein the compliant socket includes a material that secures the compliant pillar to the compliant socket.
- 10. The I/O interconnect system of claim 1, wherein the compliant pillar is used as a vertical waveguide that is perpendicular to the first substrate.
- 11. The I/O interconnect system of claim 10, further comprising an element selected from a diffractive grating coupler disposed on the compliant pillar and a mirror disposed on the compliant pillar.
- 12. The I/O interconnect system of claim 11, wherein the coupling element is selected from a volume grating coupling element and a surface relief grating coupling element.
- 13. The I/O interconnect system of claim 11, wherein the first substrate has from about 10 compliant pillars to about 100,000 compliant pillars per centimeter squared of the first substrate, and wherein the second substrate has from about 10 compliant sockets to about 100,000 compliant sockets per centimeter squared of the second substrate.
- 14. The I/O interconnect system of claim 1, further comprising a lead disposed upon a portion of the compliant pillar.
- 15. The I/O interconnect system of claim 14, wherein the lead is a radio frequency lead.
- 16. The I/O interconnect system of claim 14, wherein the lead is an electrical lead.
- 17. The I/O interconnect system of claim 16, wherein the first substrate has from about 10 compliant pillars to about 100,000 compliant pillars per centimeter squared of the first substrate, and wherein the second substrate has from about 10 compliant sockets to about 100,000 compliant sockets per centimeter squared of the first substrate.
- 18. The I/O interconnect system of claim 17, wherein the first substrate has from about 10 compliant pillars to about 100,000 compliant pillars per centimeter squared of the first substrate, and wherein the second substrate has from about 10 compliant sockets to about 100,000 compliant sockets per centimeter squared of the second substrate.
- 19. The I/O interconnect system of claim 1, wherein the compliant socket includes a solder material.
- 20. The I/O interconnect system of claim 1, wherein the compliant socket includes a high K-dielectric material.
- 21. The I/O interconnect system of claim 1, wherein the first substrate has from about 10 compliant pillars to about 100,000 compliant pillars per centimeter squared of the first substrate, and wherein the second substrate has from about 10 compliant sockets to about 100,000 compliant sockets per centimeter squared of the second substrate.
- 22. An optical input/output (I/O) interconnect, comprising:
a first substrate having a compliant waveguide pillar vertically extending from the first substrate, wherein the compliant waveguide pillar comprises of a first material; and a second substrate having a compliant socket adapted to receive a portion of the compliant waveguide pillar, wherein the compliant waveguide pillar comprises a second material, wherein the compliant waveguide pillar and the compliant socket provide a vertical surface-normal waveguide interconnection between the first substrate and the second substrate.
- 23. The optical I/O interconnect of claim 22, wherein the compliant waveguide pillar has smooth vertical sidewalls.
- 24. The optical I/O interconnect of claim 22, wherein the compliant waveguide pillar has an air cladding.
- 25. The optical I/O interconnect of claim 22, wherein the first substrate has a first optical waveguide that may be terminated with a grating coupler or a mirror.
- 26. The optical I/O interconnect of claim 22, wherein the second substrate has a optical second waveguide that may be terminated with a grating coupler or a mirror.
- 27. An electrical input/output interconnect, comprising:
a first substrate having a compliant pillar vertically extending from the first substrate, wherein the compliant pillar comprises of a first material, and an electrical lead disposed over a portion of the compliant pillar; and a second substrate having a compliant socket adapted to receive the compliant pillar and lead, wherein the compliant socket comprises a second material.
- 28. A radio frequency input/output interconnect, comprising:
a first substrate having a compliant pillar vertically extending from the first substrate, wherein the compliant pillar comprises a first material, and a radio frequency lead disposed over a portion of the compliant pillar; and a second substrate having a compliant socket adapted to receive the compliant pillar and the radio frequency lead, wherein the compliant socket comprises a second material.
- 29. A hybrid input/output interconnect system, comprising:
a first substrate having a compliant pillar vertically extending from the first substrate, wherein the compliant pillar comprises a first material; and a second substrate having a compliant socket adapted to receive the compliant pillar, wherein the compliant socket comprises a second material, the optical input/output interconnect of claim 22, the electrical input/output interconnect of claim 27, and the radio frequency input/output interconnect of claim 28.
- 30. A method for forming a device comprising:
providing a first substrate having a compliant pillar; providing a second substrate having a compliant socket, wherein the compliant socket is adapted to receive a portion of the compliant pillar; and causing the compliant socket to receive a portion of the compliant pillar.
- 31. The method of claim 30, further comprising a lead disposed on a portion of the compliant pillar.
- 32. The method of claim 31, wherein the lead is selected from a radio frequency lead and an electronic lead.
- 33. The method of claim 30, wherein the compliant pillar is a compliant pillar waveguide.
- 34. The method of claim 30, wherein the compliant socket contains a material within the compliant socket while the compliant socket receives the compliant socket.
- 35. A method of directing optical energy, comprising:
providing a first substrate having a compliant pillar waveguide that is perpendicular to the first substrate; providing a second substrate disposed parallel the first substrate; and communicating optical energy through the compliant pillar waveguide to the second substrate.
- 36. A method for fabricating a device having a compliant pillar comprising:
providing a substrate; disposing a material onto at least one portion of the substrate; and removing portions of the material to form at least one compliant pillar on the substrate.
- 37. The method of claim 36, further comprising:
curing the at least one compliant pillar at a temperature in the range from about 180 and 180° C. for a time period from about 1 to 4 hours.
- 38. The method of claim 36, further comprising:
forming a lead on a portion of the compliant pillar.
- 39. The method of claim 38, wherein the lead is selected from a radio frequency lead and an electrical lead.
- 40. The method of claim 36, wherein the compliant pillar comprises a compliant waveguide pillar disposed perpendicularly to the substrate, wherein the compliant waveguide pillar reduces optical loss between the first substrate and the second substrate due to offset induced by thermal expansion mismatches between the first substrate and the second substrate.
- 41. The method of claim 36, further comprising:
forming an coupling element on the compliant pillar waveguide.
- 42. The method of claim 41, wherein forming includes:
forming the coupling element holographically on the compliant pillar waveguide.
- 43. The method of claim 36, further comprising:
forming about 10 to about 100,000 of the compliant pillars per centimeter squared on the substrate.
- 44. A method for fabricating a device having a compliant socket comprising:
providing a substrate; disposing a material onto at least one portion of the substrate; and removing portions of the material to form at least one compliant socket on the substrate.
- 45. The method of claim 44, further comprising:
disposing a material within the compliant socket, selected from a solder and a high K dielectric material.
- 46. The method of claim 44, wherein the compliant socket is adapted to receive the compliant pillar of claim 35.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to U.S. provisional application entitled, “METHODS OF INTERCONNECTING CHIP-TO-MODULE ELECTRICAL, OPTICAL, AND RF INPUT/OUTPUT INTERCONNECTS USING MICROCONNECTORS AND PILLARS,” having ser. No. 60/377,416, filed on May 3, 2002, which is entirely incorporated herein by reference. This application is related to co-pending U.S. nonprovisional application entitled, “A WAFER-LEVEL PACKAGE UTILIZING PILLARS OF VARIABLE MATERIALS TO ENABLE THREE-DIMENSIONAL (X-Y-Z) COMPLIANT LEADS,” having ser. No. 60/335,808, filed Oct. 31, 2001, which is entirely incorporated herein by reference.
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
[0002] The U.S. government may have a paid-up license in this invention and the right in limited circumstances to require the patent owner to license others on reasonable terms as provided for by the terms of MDA972-99-1-0002 awarded by the DARPA.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60377416 |
May 2002 |
US |