Claims
- 1. A capacitor structure comprising a first conductive layer, a second conductive layer and a multilayer dielectric structure disposed between the first and second conductive layers, wherein the multilayer dielectric structure comprises a first dielectric layer and a second dielectric layer, wherein at least one of the first dielectric layer and second dielectric layer comprises pores, wherein the pores have a mean pore size of 0.5 to 1000 nm and wherein the first and second dielectric layers are selected from the group consisting of ceramics, metal oxides and combinations thereof.
- 2. The capacitor structure of claim 1 wherein the first dielectric layer has pores and has a thickness of <50% of the total thickness of the dielectric structure.
- 3. The capacitor structure of claim 1 wherein the multilayer dielectric structure has a dielectric constant of ≦7.
- 4. A printed circuit board comprising the capacitor structure of claim 1 embedded in a laminate dielectric.
- 5. The capacitor structure of claim 1 wherein at least one of the first dielectric layer and second dielectric layer further comprises a plating dopant.
- 6. A method of manufacturing a multilayer printed circuit board comprising the step of embedding the capacitor structure of claim 1 in a laminate dielectric in one or more layers of the multilayer printed circuit board.
- 7. A method of manufacturing the capacitor structure of claim 1 comprising disposing a first dielectric layer on a first conductive layer, disposing a second dielectric layer on the first dielectric layer, wherein at least one of the first and second dielectric layers comprises porogens, disposing a second conductive layer on the second dielectric layer, and removing the porogens to form the pores.
- 8. The method of claim 7 wherein the porogen is a cross-linked polymer particle.
- 9. The method of claim 7 further comprising the step of disposing one or more dielectric layers between the first and second dielectric layers.
- 10. A capacitor structure comprising a conductive substrate and a multilayer dielectric structure comprising a first dielectric layer and a second dielectric layer, wherein the second dielectric layer comprises pores, wherein the pores have a mean pore size of 0.5 to 1000 nm and wherein the first and second dielectric layers are selected from the group consisting of ceramics, metal oxides and combinations thereof.
- 11. A method of manufacturing a multilayer printed circuit board comprising the step of embedding the capacitor structure of claim 10 in a laminate dielectric in one or more layers of the multilayer printed circuit board.
- 12. A printed circuit board comprising the capacitor structure of claim 10 embedded in a laminate dielectric.
- 13. A method of manufacturing the capacitor structure of claim 10 comprising disposing a first dielectric layer on a conductive substrate, disposing a second dielectric layer comprising porogens on the first dielectric layer and removing the porogens to form the pores.
- 14. The method of claim 13 further comprising the step of disposing one or more dielectric layers between the first and second dielectric layers.
- 15. The method of claim 13, wherein the first and second dielectric layers are ceramics deposited by a sol-gel technique.
- 16. The method of claim 15 further comprising the step of annealing the first and second dielectric layers.
- 17. A capacitor structure comprising a conductive substrate and a multilayer dielectric structure comprising a first dielectric layer and a second dielectric layer wherein the second dielectric layer comprises pores having a mean pore size of 0.5 to 1000 nm and wherein the second dielectric layers are dried sol-gel ceramic films.
- 18. A capacitor structure comprising a first conductive layer, a second conductive layer and a ceramic dielectric structure disposed between the first and second conductive layers, wherein the ceramic dielectric structure has pores having a mean pore size of 0.5 to 1000 nm.
Parent Case Info
This application claims the benefit of provisional application no. 60/333,382, filed on Nov. 26, 2001.
US Referenced Citations (23)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0 448 781 |
Oct 1991 |
EP |
0 899 053 |
Mar 1999 |
EP |
1 088 848 |
Apr 2001 |
EP |
WO 9960689 |
Nov 1999 |
WO |
WO 0167465 |
Sep 2001 |
WO |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/333382 |
Nov 2001 |
US |