Claims
- 1. An electron beam drawing process for drawing a desired pattern superimposed on a pattern previously drawn on a plurality of chips set on a wafer, by scanning said wafer with an electron beam, comprising the steps of:detecting marks, formed by an optical reduction exposure apparatus, in said previously drawn pattern in said chip, for a predetermined number of chips; determining the relation between at least one of a shape distortion and an array error of each chip in a wafer plane and wafer coordinates, obtained from the positions of the detected marks, and the designed positions of said marks, by a statistical processing; and drawing patterns in all chips while correcting the patterns to be drawn on said individual chips, by using the determined relation between at least one of the chip shape distortion and the array error of each chip and said wafer coordinates.
- 2. An electron beam drawing process according to claim 1, wherein said marks are formed at corners of said chips.
- 3. An electron beam drawing apparatus for drawing a desired pattern superimposed on a pattern previously drawn on a plurality of chips set on a wafer, by scanning said wafer with an electron beam, comprising:a detector for detecting marks formed in said previously drawn pattern in said chip, for a predetermined number of chips; a calculating unit coupled to said detector for determining the relation between at least one of a shape distortion and an array error of each chip in a wafer plane and wafer coordinates, obtained from the positions of the detected marks, and the designed positions of said marks, by a statistical processing; and a drawing unit coupled to said calculating unit for drawing patterns in all chips while correcting the patterns to be drawn on said individual chips, by using the determined relation between at least one of the chip shape distortion and the array error of each chip and said wafer coordinates.
- 4. An electron beam drawing apparatus according to claim 3, wherein said marks are formed at corners of said chips.
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 09/396,413, filed Sep. 15, 1999 (now U.S. Pat. No. 6,127,683), which is a continuation of U.S. patent application Ser. No. 08/922,334 (now U.S. Pat. No. 5,972,772), filed Sep. 3, 1997.
US Referenced Citations (12)
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/396413 |
Sep 1999 |
US |
Child |
09/605879 |
|
US |
Parent |
08/922334 |
Sep 1997 |
US |
Child |
09/396413 |
|
US |