Claims
- 1. A method for patterning a hard mask comprising the steps of:
forming a first hard mask over a substrate containing features, applying a second mask over said first hard mask, patterning said second mask, ion implanting through said first hard mask in openings in said second mask, and selectively wet etching said first hard mask where exposed.
- 2. The method of claim 1, wherein prior to said step of selectively wet etching, further comprising the step of removing said second mask.
- 3. The method of claim 1, wherein said step of selectively wet etching includes using an etchant containing phosphoric acid.
- 4. A method for forming spaced apart source and drain regions having areas for contact, said method comprising the steps of:
selecting a silicon containing substrate, forming a dielectric layer having a thickness of from about 1 to about 10 nm suitable for the gate insulator of a field effect transistor, forming a gate electrode layer over said dielectric layer, patterning said gate electrode layer to form a gate electrode over said dielectric layer, forming a temporary spacer on the sidewalls of said gate electrode by forming a dielectric liner of a first material and one of a dielectric or silicon containing layer of a second material, anisotropic etching said second material, whereby said second material forms a sidewall spacer of controlled width which is determined by the original thickness of the layer of said second material, performing blanket ion implantation on the resulting structure, whereby ions pass through said dielectric liner of said first material and are substantially absorbed where incident on said sidewall spacer of said second material and whereby said liner of said first material underneath said sidewall spacer is protected, selectively removing said second material with respect to said first material, selectively wet etching said first material where damaged by ion implantation, whereby said first material remains on the sidewalls of said gate electrode and remains where said first material was formerly underneath said second material of said sidewall spacer and protected from ion implantation, and annealing said ion implanted regions in said silicon containing substrate to form source and drain regions electrically contactable through openings in said first material.
- 5. The method of claim 4, further including the step of selectively growing a silicide on said source and drain regions through openings in said first material.
- 6. A method for contacting source and drain regions exposed through openings in a liner comprising a first material on a substrate structure, said method comprising the steps of:
selectively growing a silicide on said source and drain regions through said openings in said first material, and selectively removing said liner of said first material,
- 7. The method of claim 6, wherein said step of implanting dopants further includes implanting dopants of a second conductivity type to form a halo region at the gate edge of said source and drain regions.
- 8. A method for contacting source and drain regions exposed through openings in a liner comprising a first material on a substrate structure, said method comprising the steps of:
forming a blanket layer of metal over said openings, reacting said metal with said exposed source and drain regions to form a stable silicide, selectively wet etching with respect to said stable silicide to remove unreacted metal in regions where said liner of said first material remains, selectively removing said liner of said first material, implanting dopants of a first conductivity type on either side of said gate electrode, annealing to form source drain extension regions, said step of annealing and said metal for said silicides selected to preserve said silicide layer from agglomeration during said step of annealing.
- 9. The method of claim 8, wherein said step of implanting dopants further includes implanting dopants of a second conductivity type to form a halo region at the gate edge of said source and drain regions.
- 10. The method of claim 4, further including the steps of:
selectively depositing on source and drain openings a silicon containing semiconductor material, selectively removing said liner of said first material, implanting dopants of a first conductivity type on either side of said gate electrode, and annealing to form source and drain extension regions.
- 11. The method of claim 10, wherein said step of implanting dopants further includes implanting dopants of a second conductivity type to form a halo region at the gate edge of said source and drain regions.
- 12. The method of claim 10, wherein after the step of annealing, further comprising the steps of:
forming a gate electrode sidewall spacer, and selectively growing a silicide on exposed source and drain regions adjacent said sidewall spacers.
- 13. The method of claim 10, wherein after the step of annealing, further comprising the steps of:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to forming a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 14. The method of claim 10, wherein after said step of selectively depositing semiconductor material, further comprising the steps of:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to forming a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 15. The method of claim 10, wherein after step of selectively depositing silicon containing semiconductor material on source and drain openings, further comprising the step of implanting dopants of a first conductivity type into said selectively deposited silicon containing semiconductor material.
- 16. The method of claim 15, wherein after said step of implanting dopants into said selectively deposited silicon, further comprising the step of selectively removing said first liner material
- 17. The method of claim 15, wherein after said step of implanting dopants into said selectively deposited silicon, further comprising the steps of annealing said dopants and selectively removing said first liner material.
- 18. The method of claim 16, wherein said step of selectively removing said first liner material further comprises the steps of implanting dopants of said first conductivity type on either side of said gate electrode, and annealing said implanted dopants to form source and drain extensions.
- 19. The method of claim 18, wherein after implanting ions of first conductivity type, further comprising the steps of implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 20. The method of claim 17, wherein said step of selectively removing said first liner material further comprises the steps of implanting dopants of said first conductivity type on either side of said gate electrode, and annealing said implanted dopants to form source and drain extensions.
- 21. The method of claim 20, wherein after implanting ions of first conductivity type, further comprising the steps of implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 22. The method of claim 18, further comprising the steps of:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to forming a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 23. The method of claim 19, further comprising the steps of:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 24. The method of claim 20, further comprising the steps of:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to forming a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 25. The method of claim 21, further comprising the steps of:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 26. The method of claim 10, wherein after said step of selectively depositing said silicon material, further comprising the steps of:
forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, selectively wet etching to remove unreacted metal in regions where said liner of first material remains, and selective removal of said first liner.
- 27. The method of claim 26, wherein after the selective removal of said first liner, further comprising the steps of ion implanting dopants of said first conductivity type on either side of said gate electrode, and
annealing said implanted dopants to form source and drain extensions.
- 28. The method of claim 27, wherein after implanting ions of first conductivity type, further comprising the steps of:
implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 29. The method of claim 15, wherein after said step of ion implantation, further comprising the steps of:
forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, selectively wet etching to remove unreacted metal in regions where said liner of first material remains, and selectively removing said first liner such that implanted silicon region in said liner openings is protected by said stable silicide during liner removal process.
- 30. The method of claim 17, wherein after said step of annealing of dopants, further comprising the steps of:
forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, selectively wet etching to remove unreacted metal in regions where said liner of first material remains, and selectively removing said first liner such that implanted silicon region in said liner openings is protected by said stable silicide during liner removal process.
- 31. The method of claim 29, wherein after selectively removing said first liner, further comprising the steps of ion implanting dopants of said first conductivity type on either side of said gate electrode, and annealing said implanted dopants to form source and drain extensions.
- 32. The method of claim 30, wherein after selectively removing said first liner, further comprising the steps of ion implanting dopants of said first conductivity type on either side of said gate electrode, and annealing said implanted dopants to form source and drain extensions.
- 33. The method of claim 31, wherein after implanting ions of first conductivity type, further comprising the steps of implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 34. The method of claim 32, wherein after implanting ions of first conductivity type, further comprising the steps of implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 35. The method of claim 10, wherein after said step of selectively depositing said silicon material, further comprising the steps of selectively depositing a silicide material over said openings on said selective silicon, and selective removal of liner of said first material.
- 36. The method of claim 35, wherein after the step of selectively removing said first liner, further comprising the steps of ion implanting dopants of said first conductivity type on either side of said gate electrode, and annealing said implanted dopants to form source and drain extensions.
- 37. The method of claim 36, wherein after implanting ions of first conductivity type, further comprising the steps of implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 38. The method of claim 15, wherein after said step of ion implanting in said selective silicon material, further comprising the steps of:
selectively depositing a silicide material over said openings on said selective silicon, and selective removal of said first liner such that implanted silicon region in said liner openings is protected by said stable silicide during liner removal process.
- 39. The method of claim 17, wherein after said step of said dopant annealing, further comprising steps of:
selectively depositing a silicide material over said openings on said selective silicon, and selectively removing said first liner such that implanted silicon region in said liner openings is protected by said stable silicide during liner removal process.
- 40. The method of claim 38, wherein after the step of selectively removing said first liner, further comprising the steps of ion implanting dopants of said first conductivity type on either side of said gate electrode, and annealing said implanted dopants to form source and drain extensions.
- 41. The method of claim 39, wherein after the step of selective removal of said first liner further comprising the steps of ion implanting dopants of said first conductivity type on either side of said gate electrode, and annealing said implanted dopants to form source and drain extensions.
- 42. The method of claim 40, wherein after implanting ions of first conductivity type, further comprising the steps of implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 43. The method of claim 41, wherein after implanting ions of first conductivity type, further comprising the steps of implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 44. The method of claim 15, wherein after said step of ion implanting in said selective silicon material, further comprising the step of selectively removing by anisotropic etching said liner of first material on horizontal surfaces such that said liner of first material remains on gate electrode vertical surface while remaining source and drain regions contain exposed silicon.
- 45. The method of claim 17, wherein after said step of dopant annealing, further comprising the step of selectively removing by anisotropic etching said liner of first material on horizontal surfaces such that said liner of first material remains on gate electrode vertical surface while remaining source and drain regions contain exposed silicon.
- 46. The method of claim 44, wherein after said anisotropic liner etching, further comprising the steps of ion implanting dopants of said first conductivity type on either side of said gate electrode such that the implanted ions are spaced from the gate electrode by the width of said liner, and annealing said implanted dopants to form source and drain extensions.
- 47. The method of claim 45, wherein after said anisotropic liner etching, further comprising the steps of ion implanting dopants of said first conductivity type on either side of said gate electrode such that the implanted ions are spaced from the gate electrode by the width of said liner, and annealing said implanted dopants to form source and drain extensions.
- 48. The method of claim 46, wherein after implanting ions of first conductivity type, further comprising the steps of implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 49. The method of claim 47, wherein after implanting ions of first conductivity type, further comprising the steps of implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 50. The method of claim 46, wherein after annealing said dopants, further comprising the following steps:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 51. The method of claim 47, wherein after annealing said dopants, further comprising the following steps:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 52. The method of claim 48, wherein after annealing said dopants, further comprising the following steps:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 53. The method of claim 49, wherein after annealing said dopants, further comprising the following steps:
forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 54. The method of claim 15, wherein after said step of ion implanting in said selective silicon material, further comprising the steps of:
forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, selectively wet etching to remove unreacted metal in regions where said spacer remains, and selectively removing by anisotropic etching said liner of first material on horizontal surfaces such that said liner of first material remains on gate electrode vertical surface while remaining source and drain regions contain exposed silicon.
- 55. The method of claim 15, wherein after said step of ion implanting in said selective silicon material, further comprising the steps of:
selectively depositing silicide in said openings, and selectively removing by anisotropic etching said liner of first material on horizontal surfaces such that said liner of first material remains on gate electrode vertical surface while remaining source and drain regions contain exposed silicon.
- 56. The method of claim 17, wherein after said step dopant annealing, further comprising the steps of:
forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, selectively wet etching to remove unreacted metal in regions where said spacer remains, and selectively removing by anisotropic etching said liner of first material on horizontal surfaces such that said liner of first material remains on gate electrode vertical surface while remaining source and drain regions contain exposed silicon.
- 57. The method of claim 17, wherein after said step dopant annealing, further comprising the steps of:
selectively depositing silicide in said openings, and selectively removing by anisotropic etching said liner of first material on horizontal surfaces such that said liner of first material remains on gate electrode vertical surface.
- 58. The method of claim 54, wherein after said anisotropic liner etching, further comprising the steps of:
ion implanting dopants of said first conductivity type on either side of said gate electrode such that the implanted ions are spaced from the gate electrode by the width of said liner, and annealing said implanted dopants to form source and drain extensions.
- 59. The method of claim 55, wherein after said anisotropic liner etching, further comprising the steps of:
ion implanting dopants of said first conductivity type on either side of said gate electrode such that the implanted ions are spaced from the gate electrode by the width of said liner, and annealing said implanted dopants to form source and drain extensions.
- 60. The method of claim 56, wherein after said anisotropic liner etching, further comprising the steps of:
ion implanting dopants of said first conductivity type on either side of said gate electrode such that the implanted ions are spaced from the gate electrode by the width of said liner, and annealing said implanted dopants to form source and drain extensions.
- 61. The method of claim 57, wherein after said anisotropic liner etching, further comprising the steps of:
ion implanting dopants of said first conductivity type on either side of said gate electrode such that the implanted ions are spaced from the gate electrode by the width of said liner, and annealing said implanted dopants to form source and drain extensions.
- 62. The method of claim 58, wherein after implanting ions of first type, further comprising the steps of:
implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 63. The method of claim 59, wherein after implanting ions of first conductivity type, further comprising the steps of:
implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 64. The method of claim 60, wherein after implanting ions of first conductivity type, further comprising the steps of:
implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 65. The method of claim 61, wherein after implanting ions of first conductivity type, further comprising the steps of:
implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions at the gate edge.
- 66. The method of claim 46, wherein after said annealing, further comprising the following steps:
a silicon-containing semiconductor is deposited selectively such that it does not grow on said selective liner on vertical gate surface, implanting ions of a first conductivity type, annealing said implants, forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 67. The method of claim 46, wherein after said annealing, further comprising the following steps:
selectively depositing a silicon-containing semiconductor such that it does not grow on said selective liner on vertical gate surface, implanting ions of a first conductivity type, annealing said implants, forming a gate electrode sidewall spacer, and selective deposition of a silicide layer on remaining silicon surfaces.
- 68. The method of claim 46, wherein after said annealing, further comprising the following steps:
selectively depositing a silicon containing semiconductor such that it does not grow on said selective liner on vertical gate surface, implanting ions of a first conductivity type, implanting ions of a second conductivity type, annealing to concurrently form a halo region and drain and source extensions near the gate edge, forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 69. The method of claim 46, wherein after said annealing, further comprising the following steps:
selectively depositing a silicon containing semiconductor such that it does not grow on said selective liner on vertical gate surface, implanting ions of a first conductivity type, implanting ions of a second conductivity type, annealing to concurrently form a halo region and drain and source extensions near the gate edge, annealing of said implants, forming a gate electrode sidewall spacer, and selectively depositing a silicide layer on remaining silicon surfaces.
- 70. The method of claim 44, wherein after selective anisotropic etching of said liner, further comprising selectively depositing a silicon-containing semiconductor such that it does not grow on said selective liner on vertical gate surface.
- 71. The method of claim 45, wherein after selective anisotropic etching of said liner, further comprising selectively depositing a silicon-containing semiconductor such that it does not grow on said selective liner on vertical gate surface.
- 72. The method of claim 70, wherein after selective silicon growth, further comprising the following steps:
selectively removing said vertical liner such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, annealing to form drain and source extensions immediately next to the gate edge, forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 73. The method of claim 71, wherein after selective silicon growth further comprising the following steps:
selectively removing said vertical liner such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, annealing to form drain and source extensions immediately next to the gate edge, forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 74. The method of claim 70, wherein after selective silicon growth, further comprising the following steps:
selectively removing said vertical liner such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, implanting ions of a second conductivity type, annealing to concurrently form a halo region and drain and source extensions immediately next to the gate edge forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 75. The method of claim 71, wherein after selective silicon growth, further comprising the following steps:
selectively removing of said vertical liner such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, implanting ions of a second conductivity type, annealing to concurrently form a halo region and drain and source extensions immediately next to the gate edge, forming a gate electrode sidewall spacer, forming a blanket layer of metal over said openings, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 76. The method of claim 54, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, selectively removing said vertical liner of first material such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, and annealing to form a drain and source extensions immediately next to the gate edge.
- 77. The method of claim 55, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, selectively removing said vertical liner of first material such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, and annealing to form a drain and source extensions immediately next to the gate edge.
- 78. The method of claim 56, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, selectively removing said vertical liner of first material such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, and annealing to form a drain and source extensions immediately next to the gate edge.
- 79. The method of claim 57, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, selectively removing said vertical liner of first material such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, and annealing to form a drain and source extensions immediately next to the gate edge.
- 80. The method of claim 54, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, selectively removing of said vertical liner of first material such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions immediately next to the gate edge.
- 81. The method of claim 55, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, selectively removing said vertical liner of first material such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, implanting ions of a second conductivity type, and annealing to concurrently form a halo and drain and source extensions immediately next to the gate edge.
- 82. The method of claim 56, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, selectively removing of said vertical liner of first material such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions immediately next to the gate edge.
- 83. The method of claim 57, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, selectively removing said vertical liner of first material such that no liner remains on vertical surface of gate electrode, implanting ions of a first conductivity type, implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions immediately next to the gate edge.
- 84. The method of claim 54, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material, such that growth occurs on the exposed silicon and silicide regions, implanting ions of a first conductivity type, and annealing to form a drain and source extensions immediately next to the gate edge.
- 85. The method of claim 55, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, implanting ions of a first conductivity type, and annealing to form a drain and source extensions immediately next to the gate edge.
- 86. The method of claim 56, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, and implanting ions of a first conductivity type, and annealing to form a drain and source extensions immediately next to the gate edge.
- 87. The method of claim 57, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, implanting ions of a first conductivity type, and annealing to form a drain and source extensions immediately next to the gate edge.
- 88. The method of claim 54, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, implanting ions of a first conductivity type, implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions.
- 89. The method of claim 55, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, implanting ions of a first conductivity type, implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions.
- 90. The method of claim 56, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, implanting ions of a first conductivity type, implanting ions of a second conductivity type, and annealing to concurrently form a halo and drain and source extensions.
- 91. The method of claim 57, wherein after anisotropic etching of said liner, further comprising the following steps:
selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon and silicide regions, implanting ions of a first conductivity type, implanting ions of a second conductivity type, and annealing to concurrently form a halo region and drain and source extensions.
- 92. The method of claim 4, wherein after selectively removing second material with respect to first material, further comprising the additional steps of:
anisotropically etching said liner to form open source and drain regions of exposed silicon, selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon regions, implanting ions of a first conductivity type into said selective silicon layer, annealing to form a drain and source extensions, forming a gate electrode sidewall spacer, forming a blanket layer of metal over said silicon exposed regions, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 93. The method of claim 4, wherein after selectively removing second material with respect to first material, further comprising the additional steps of:
anisotropically etching said liner to form open source and drain regions of exposed silicon, selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon regions, implanting ions of a first conductivity type into said selective silicon layer, implanting ions of a second conductivity type, annealing to concurrently form a halo and drain and source extensions, forming a gate electrode sidewall spacer, forming a blanket layer of metal over said silicon exposed regions, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 94. The method of claim 4, wherein after selectively removing second material with respect to first material, further comprising the additional steps of:
anisotropically etching said liner to form open source and drain regions of exposed silicon, selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon regions, implanting ions of a first conductivity type into said selective silicon layer, annealing said layer, selectively removing said vertical liner material, implanting ions of a first conductivity type, annealing to form source and drain extension regions immediately adjacent to gate electrode, forming a gate electrode sidewall spacer, forming a blanket layer of metal over said silicon exposed regions, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 95. The method of claim 4, wherein after selectively removing second material with respect to first material, further comprising the additional steps of:
anisotropically etching said liner to form open source and drain regions of exposed silicon, selectively depositing silicon containing semiconductor material such that growth occurs on the exposed silicon regions, implanting ions of a first conductive type into said selective silicon layer, annealing said layer, selectively removing said vertical liner material, implanting ions of a first conductivity type, implanting ions of a second conductivity type, annealing to concurrently form source and drain extension and halo regions immediately adjacent to gate electrode, forming a gate electrode sidewall spacer, forming a blanket layer of metal over said silicon exposed regions, reacting said metal with said source and drain regions to form a stable silicide, and selectively wet etching to remove unreacted metal in regions where said spacer remains.
- 96. A method comprising:
forming source and drain regions; forming source and drain contact regions; and thereafter forming source and drain extension regions.
- 97. A method comprising:
forming elevated and deep source and drain regions; forming source and drain extension regions; and thereafter forming source and drain contact regions at a temperature up to about 600° C. and an annealing time up to about one minute.
(b) CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is related to U.S. patent application Ser. No. 09/736,877, titled: SACRIFICIAL POLYSILICON SIDEWALL PROCESS AND RAPID THERMAL SPIKE ANNEALING FOR ADVANCE CMOS FABRICATION, filed Dec. 14, 2000, hereby incorporated by reference.