EMI-shielded semiconductor devices and methods of making

Abstract
A wafer level package including a shield connected to a plurality of conductive elements disposed on a silicon wafer. The conductive elements are arranged to individually enclose micro-structure elements located on the silicon wafer within cavities formed by the conductive elements for better shielding performance. The shield and the conductive elements function as the EMI shield.
Description
TECHNICAL FIELD

The present invention relates to semiconductor packages, and more particularly to wafer-level package structures and methods of making.


BACKGROUND

Electromagnetic interference (EMI) is a serious and challenging problem for most electronic devices and systems. Because EMI disturbances can interrupt, degrade, or limit the effective performance of electronic devices or entire circuits of electronic systems, it is advantageous for electronic devices and systems to have efficient EMI protection to ensure their effective and safe operation.


EMI protection is particularly important in small-sized, densely packaged, or sensitive electronic applications operating at high frequencies. Conventionally, EMI shielding solutions involve the use of metal plates, which are later attached or affixed to the semiconductor package.


SUMMARY

One of the present embodiments comprises a semiconductor package. The semiconductor package comprises a semiconductor die and a micro-structure element disposed on an upper surface of the semiconductor die. The semiconductor package further comprises a conductive element disposed on the upper surface of the semiconductor die. The conductive element circumscribes the micro-structure element and forms a cavity where the micro-structure element resides. The semiconductor package further comprises a shield disposed over the conductive element, the cavity, and the micro-structure element to provide electromagnetic interference (EMI) shielding for the micro-structure element.


Another of the present embodiments comprises a semiconductor package. The semiconductor package comprises a semiconductor die and a micro-structure element disposed on an upper surface of the semiconductor die. The semiconductor package further comprises a conductive element disposed on the upper surface of the semiconductor die and circumscribing the micro-structure element. The semiconductor package further comprises a shield disposed over the micro-structure element to provide electromagnetic interference (EMI) shielding for the micro-structure element. The shield comprises a first thickness in an area located over the micro-structure element, and a second thickness in areas not located over the micro-structure element, and the first thickness is less than the second thickness.


Another of the present embodiments comprises a method of forming a semiconductor package. The method comprises providing a semiconductor wafer having a plurality of sub-units. The method further comprises disposing at least one micro-structure element on each sub-unit. The method further comprises electrically connecting the micro-structure elements to the semiconductor wafer. The method further comprises forming a plurality of conductive elements on the semiconductor wafer with each conductive element encircling at least one of the micro-structure elements and forming cavities in which the micro-structure elements reside. The method further comprises disposing a shield over the conductive elements to enclose the micro-structure elements within the cavities.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1A is a cross-sectional side view of a matrix of semiconductor packages in pre-singulated wafer form, according to one of the present embodiments;



FIG. 1B is a detail view of the portion of the matrix of semiconductor packages of FIG. 1A indicated by the oval 1B in FIG. 1A;



FIG. 1C is a top plan view of the matrix of semiconductor packages of FIG. 1A prior to attachment of the EMI shield;



FIG. 2A is a cross-sectional side view of a matrix of semiconductor packages in pre-singulated wafer form, according to another of the present embodiments;



FIG. 2B is a top plan view of the matrix of semiconductor packages of FIG. 2A prior to attachment of the EMI shield;



FIG. 3A is a cross-sectional side view of a matrix of semiconductor packages in pre-singulated wafer form, according to one of the present embodiments;



FIG. 3B is a cross-sectional side view of one of the semiconductor packages of FIG. 3A;



FIG. 4A is a cross-sectional side view of a matrix of semiconductor packages in pre-singulated wafer form, according to one of the present embodiments; and



FIG. 4B is a cross-sectional side view of one of the semiconductor packages of FIG. 4A.





Common reference numerals are used throughout the drawings and the detailed description to indicate the same elements. The present invention will be more apparent from the following detailed description taken in conjunction with the accompanying drawings.


DETAILED DESCRIPTION

Referring to FIG. 1A, a matrix 10 of semiconductor packages 100 in pre-singulated wafer form according to the present embodiments is illustrated. The matrix includes a semiconductor wafer 102 having a plurality of die (indicated by the dashed lines), which may be either active die having one or more integrated circuits or inactive/dummy die, devoid of active circuitry, that serves as a carrier or package substrate, a plurality of through silicon via (TSV) structures 106, a plurality of external contacts 108, a plurality of conductive elements 110, a plurality of micro-structure elements 120a, 120b and a shield 130. The micro-structure elements 120a, 120b, which are collectively referred to herein as micro-structure elements 120, are disposed on an upper surface 102a of the semiconductor wafer 102. The external contacts 108 are disposed on a lower surface 102b of the semiconductor wafer 102. The semiconductor wafer 102 may be a silicon wafer or other semiconductor material such as GaAs, which is divided into a plurality of individual dies 100 (defined by the cutting lines that are represented by the dotted vertical lines) in a subsequent singulation process. The singulation does not cut through the conductive elements 110.


The conductive elements 110 are located on the upper surface 102a of the semiconductor wafer 102. The material of the conductive elements 110 may be a conductive adhesive or a solder material, for example. The shield 130 is located on the conductive elements 110, over the semiconductor wafer 102, and covers the micro-structure elements 120, but is not in direct contact with the micro-structure elements 120. Through the connection of the shield 130, the conductive elements 110 and the semiconductor wafer 102, the enclosed micro-structure elements 120 are sealed so as to inhibit electromagnetic interference (EMI).


The micro-structure elements 120 may be an integrated circuit or a micro-electromechanical system (MEMS) device, for example. The MEMS device may include micro-sized electromechanical components, such as motors, pumps, valves, switches, capacitors, accelerometers, sensors, pixels, microphones, speakers, gyroscopes, or actuators etc. The micro-structure elements 120a, 120b may include two different types of MEMS devices. The micro-structure elements 120 may be electrically connected to the external contacts 108 through the TSV structures 106. The external contacts 108 may be solder or gold bumps, for example.



FIG. 1B is an enlarged cross-sectional view of the portion of FIG. 1A indicated by the oval 1B. The semiconductor wafer 102 further includes a plurality of ground pads 101, of which only one is shown in FIG. 1B, and a passivation layer 103. The passivation layer 103 covers the upper surface of the semiconductor wafer 102, but exposes the ground pads 101 and the locations for mounting the micro-structure elements 120. The TSV structure 106 includes a metal plug 106a and an insulating ring 106b surrounding the central metal plug 106a and electrically isolating the metal plug 106a.


In the illustrated embodiment, the shield 130 includes a base layer 130a and a shielding layer 130b, with the shielding layer 130b being disposed beneath the base layer 130a. The electrical contact 108 is electrically connected to the ground end (not shown in FIG. 1B) of an external circuit element, such as a printed circuit board. The shielding layer 130b is electrically connected to the ground end through the conductive elements 110, the TSV structure 106, and the external contacts 108.


The base layer 130a may be silicon, glass, or any other material, while the shielding layer 130b may be copper, chromium, gold, silver, nickel, aluminum, alloys thereof, or any other material, for example. The shielding layer 130b may have a thickness of about 1-10 microns, for example, and be formed by screen-printing, sputtering, plating, or any other method. The shielding layer 130b reduces the interference or noise for the MEMS devices, especially for devices like MEMS microphones, MEMS accelerometers, and MEMS gyroscopes. The shielding layer 130b may be further treated to have a surface finish layer (e.g. nickel/palladium/gold stacked layer) by the electroless nickel electroless palladium immersion gold (ENEPIG) technology, for example. The surface finish layer can enhance the bonding with the conductive elements 110 when the conductive elements 110 are made of a solder material.


The two-layer configuration for the shield 130 advantageously provides greater rigidity as compared to, for example, a single-layer thin copper shield. A single-layer shield might sag in the middle under its own weight, which could cause it to contact the micro-structure elements 120, which could damage the micro-structure elements 120, short circuit them, etc. However, in alternative embodiments the shield 130 may comprise a single-layer of metal.


With continued reference to FIG. 1B, the conductive elements 110 are disposed on the ground pad 101, over the passivation layer 103, and beneath the shielding layer 130b. When the conductive elements 110 are made of a solder material, they may have a height of about 15-30 microns, which is higher than a height of the micro-structure elements 120, which may be about 1-5 microns. The conductive elements 110 thus function as spacers or supporting members located between the shielding layer 130b and the semiconductor wafer 102. The shield 130 provides EMI shielding, and the shielding layer 130b is grounded through the conductive elements 110, the ground pad 101, the TSV structure 106, and the contact 108.



FIG. 1C is a top plan view of the matrix 10 of semiconductor packages 100 of FIG. 1A prior to placement of the shield 130. Each conductive element 110 circumscribes at least one of the micro-structure elements 120, thereby forming a cavity 132 (FIG. 1A) in which the micro-structure element 120 resides with the shield 130 closing the cavity 132. Each conductive element 110 may be a continuous structure in the shape of, for example, a square, a rectangle, a circle, an oval, or any other polygon. The conductive element 110 for each semiconductor package 100 may extend to a periphery 102c of the portion of the wafer 102 of that package 100, or may be set back from the periphery 102c, as shown in the embodiment of FIG. 1C.


Referring to FIG. 2A, a side cross-sectional view of a matrix 20 of semiconductor packages 200 according to another of the present embodiments is illustrated. The semiconductor packages 200 are similar to the packages 100 described above with respect to FIGS. 1A-1C, however, the packages 200 are singulates through the conductive elements 110. Thus, referring to FIG. 2B, each conductive element 110 circumscribes at least one of the micro-structure elements 120 with the conductive element 110 extending to a periphery 202c of the portion of the wafer 102 of that package 200.


Referring to FIG. 3A, a side cross-sectional view of a matrix 30 of semiconductor packages 300 according to another of the present embodiments is illustrated. The semiconductor packages 300 are similar to the packages 100 described above with respect to FIGS. 1A-1C. However, each semiconductor package 300 includes first and second cavities 132a, 132b corresponding to first and second micro-structure elements 120a, 120b. For each package 300, two conductive elements 110 each respectively enclose one of the micro-structure elements 120a, 120b.


Each of the cavities 132a, 132b includes a greater height as compared to the embodiments of FIGS. 1 and 2, due to a decreased thickness in the shield 130 in the areas over the micro-structure elements 120a, 120b. Further, the shield includes an opening 134 that exposes the cavity 132b to the ambient. The first micro-structure elements 120a may be, for example, a MEMS switch, while the second micro-structure elements 120b may be, for example, a MEMS speaker with a vibration diaphragm to produce sound. The opening 134 facilitates sound from the second micro-structure elements 120b being transmitted out of the cavities 132b. The sizes of the first and second cavities 132a, 132b may be different and may adjusted to accommodate different types or requirements of the MEMS devices.


Referring to FIG. 3B, a cross-sectional view of a semiconductor package 32 according to another of the present embodiments is illustrated. The semiconductor package 32 includes a semiconductor device 220b and an electrical interconnection 125, such as a wire bond. In this embodiment, the semiconductor wafer 102 is an application-specific integrated circuit (ASIC) chip that has been singulated and then placed on a wafer, for example. For clarity, only a portion of the semiconductor package structure over the singulated ASIC chip is shown.


For each package 32, two conductive elements 110 each respectively enclose a semiconductor device 220a, 220b. The first cavity 132a contains the first semiconductor device 220a, and the second cavity 132b contains the second semiconductor device 220b. The first semiconductor device 220a may be a MEMS device, such as a MEMS accelerometer, while the second semiconductor device 220b may be a MEMS microphone with a sensing diaphragm to sense the vibration of sound in pressure. The second cavity 132b has the opening 134 so that the second semiconductor device 220b (the diaphragm of the microphone) can sense vibrations in the ambient. The sizes of the first and second cavities 132a, 132b may be different and may adjusted to accommodate different types or requirements of the MEMS devices.


Referring to FIG. 4A, a matrix 40 of semiconductor packages 400 in pre-singulated wafer form according to another of the present embodiments is illustrated. The semiconductor package 40 is singulated through the conductive elements 110. Each conductive element 110 circumscribes at least one micro-structure element 120. For each package 400 (defined by the dotted singulation lines), each conductive element 110 encloses one micro-structure element 120 in a one-to-one fashion. However, in this embodiment, the conductive elements 110 in adjacent packages 400 are connected to one another, and are cut through along the dotted lines during the singulation process. The shield 130 may be provided with or without the cavities 132 and/or with or without the openings 134, depending on the types or properties of the MEMS devices to be shielded.


Referring to FIG. 4B, a matrix 42 of semiconductor packages 402 in pre-singulated wafer form according to another of the present embodiments is illustrated. The semiconductor package 42 includes a semiconductor device 220 and an electrical interconnection 125, such as a wire bond. The shield 130 includes the cavities 132 disposed over the semiconductor devices 220. The shield 130 may further include alignment marks (not shown) corresponding to alignment marks (not shown) on the semiconductor wafer 102 to facilitate accurate alignment and prevent shifting of the shield 130 relative to the semiconductor wafer 102. The shield 130 is grounded through the conductive elements 110, the TSV structures 106, the ground pads 101, and the external contacts 108 of the semiconductor wafer 102.


The shield 130 may be formed by providing a silicon or glass plate (base layer 130a) having a plurality of cavities 132 and forming a metal layer (shielding layer 130b) by sputtering or plating to conformally cover the lower surface of the silicon or glass plate 130a. The material of the shielding layer may be any of those described above with respect to FIG. 1B. The depth of the cavity 132 may be around 20-30 microns, for example, depending on the height of the semiconductor device 220. However, the thickness of the shielding layer 130b and/or the sizes and/or shapes of the cavities 132 may be altered to meet any design needs.


A singulation process is subsequently performed on the wafer 102 to form the individual packages 402. The singulation process may be a blade sawing process, for example. The singulation process cuts along the dashed cutting lines, and may cut through or beside the conductive elements 110. In the semiconductor package structures 402 of the present embodiment, the shielding layer 130b of the shield 130 and the conductive elements 110 disposed on the wafer 102 together function as an EMI shield for protecting each of the semiconductor devices 220 from EMI from any surrounding radiation sources.


Advantageously, the design of the EMI shielding for the package structures of the present embodiments may be flexibly adjusted according to product requirements, because the shapes and/or locations of the cavities may be modified accordingly. Furthermore, compared to other configurations that have a single EMI shield for a plurality of semiconductor devices arranged in arrays, the shielding layer and the conductive elements surrounding the devices as described herein provide EMI shielding for individual devices. In this way, the radio interference between adjacent devices may be reduced and the EMI shielding performance is enhanced.


While the invention has been described and illustrated with reference to specific embodiments thereof, these descriptions and illustrations do not limit the invention. It should be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the true spirit and scope of the invention as defined by the appended claims. The illustrations may not be necessarily be drawn to scale. There may be distinctions between the artistic renditions in the present disclosure and the actual apparatus due to manufacturing processes and tolerances. There may be other embodiments of the present invention which are not specifically illustrated. The specification and the drawings are to be regarded as illustrative rather than restrictive. Modifications may be made to adapt a particular situation, material, composition of matter, method, or process to the objective, spirit and scope of the invention. All such modifications are intended to be within the scope of the claims appended hereto. While the methods disclosed herein have been described with reference to particular operations performed in a particular order, it will be understood that these operations may be combined, sub-divided, or re-ordered to form an equivalent method without departing from the teachings of the invention. Accordingly, unless specifically indicated herein, the order and grouping of the operations are not limitations of the invention.

Claims
  • 1. A semiconductor package, comprising: a semiconductor die;a micro-structure element disposed on an upper surface of the semiconductor die;a conductive element disposed on the upper surface of the semiconductor die, the conductive element circumscribing the micro-structure element and forming a cavity where the micro-structure element resides; anda shield disposed over the conductive element, the cavity, and the micro-structure element to provide electromagnetic interference (EMI) shielding for the micro-structure element;wherein the semiconductor die includes at least one through hole, and the shield is electrically connected the conductive element and the at least one through hole.
  • 2. The semiconductor package of claim 1, wherein the conductive element extends to a periphery of the semiconductor die.
  • 3. The semiconductor package of claim 1, wherein the conductive element is set back from a periphery of the semiconductor die.
  • 4. The semiconductor package of claim 1, wherein the shield includes a base layer and a metal shielding layer covering the base layer.
  • 5. The semiconductor package of claim 1, wherein the shield comprises only a single metal layer.
  • 6. The semiconductor package of claim 1, wherein the shield includes a first thickness in an area located over the micro-structure element, and a second thickness in areas not located over the micro-structure element, and the first thickness is less than the second thickness.
  • 7. The semiconductor package of claim 6, wherein the micro-structure element includes a first element and a second element, and the shield comprises the first thickness in areas located over the first and second micro-structure elements, and the second thickness in areas not located over the first and second micro-structure elements.
  • 8. The semiconductor package of claim 1, wherein the semiconductor die is devoid of active circuitry.
  • 9. A semiconductor package, comprising: a semiconductor die;a micro-structure element disposed on an upper surface of the semiconductor die;a conductive element disposed on the upper surface of the semiconductor die and circumscribing the micro-structure element; anda shield disposed over the micro-structure element to provide electromagnetic interference (EMI) shielding for the micro-structure element;wherein the shield comprises a first thickness in an area located over the micro-structure element, and a second thickness in areas not located over the micro-structure element, and the first thickness is less than the second thickness; andwherein the semiconductor die includes at least one through hole, and the shield is electrically connected to the conductive element and the at least one through hole.
  • 10. The semiconductor package of claim 9, wherein the shield includes an opening that exposes a space beneath the shield surrounding the micro-structure element to the ambient.
  • 11. The semiconductor package of claim 9, wherein the conductive element extends to a periphery of the semiconductor die.
  • 12. The semiconductor package of claim 9, wherein the conductive element is set back from a periphery of the semiconductor die.
  • 13. The semiconductor package of claim 9, wherein the shield includes a base layer and a metal layer covering the base layer.
  • 14. The semiconductor package of claim 9, wherein the shield comprises only a single metal layer.
  • 15. The semiconductor package of claim 9, wherein the micro-structure element includes a first element and a second element, and the shield comprises a first thickness in areas located over the first and second micro-structure elements, and a second thickness in areas not located over the first and second micro-structure elements, and the first thickness is less than the second thickness.
  • 16. The semiconductor package of claim 9, wherein the semiconductor die is devoid of active circuitry.
US Referenced Citations (164)
Number Name Date Kind
3390226 Beyerlein Jun 1968 A
4569786 Deguchi Feb 1986 A
4717948 Sakai et al. Jan 1988 A
4814205 Arcilesi et al. Mar 1989 A
4821007 Fields et al. Apr 1989 A
5140745 McKenzie, Jr. Aug 1992 A
5166772 Soldner et al. Nov 1992 A
5172077 Funada Dec 1992 A
5353498 Fillion et al. Oct 1994 A
5355016 Swirbel et al. Oct 1994 A
5557142 Gilmore et al. Sep 1996 A
5600181 Scott et al. Feb 1997 A
5639989 Higgins, III Jun 1997 A
5677511 Taylor et al. Oct 1997 A
5694300 Mattei et al. Dec 1997 A
5703761 Heiss Dec 1997 A
5726612 Mandai et al. Mar 1998 A
5729437 Hashimoto Mar 1998 A
5776798 Quan et al. Jul 1998 A
5847930 Kazle Dec 1998 A
5864088 Sato et al. Jan 1999 A
5886876 Yamaguchi Mar 1999 A
5895229 Carney et al. Apr 1999 A
5898344 Hayashi Apr 1999 A
5966052 Sakai Oct 1999 A
5977626 Wang et al. Nov 1999 A
5998867 Jensen et al. Dec 1999 A
6079099 Uchida et al. Jun 2000 A
6093972 Carney et al. Jul 2000 A
6150193 Glenn Nov 2000 A
6194250 Melton et al. Feb 2001 B1
6225694 Terui May 2001 B1
6255143 Briar Jul 2001 B1
6261680 Denman Jul 2001 B1
6369335 Wajima Apr 2002 B1
6376769 Chung Apr 2002 B1
6448632 Takiar et al. Sep 2002 B1
6455864 Featherby et al. Sep 2002 B1
6472598 Glenn Oct 2002 B1
6472743 Huang et al. Oct 2002 B2
6479903 Briar Nov 2002 B2
6492194 Bureau et al. Dec 2002 B1
6521978 Fenk et al. Feb 2003 B2
6566596 Askew May 2003 B1
6586822 Vu et al. Jul 2003 B1
6602737 Wu Aug 2003 B2
6614102 Hoffman et al. Sep 2003 B1
6635953 Wu Oct 2003 B2
6686649 Mathews et al. Feb 2004 B1
6695985 Igarashi et al. Feb 2004 B2
6740546 Corisis et al. May 2004 B2
6740959 Alcoe et al. May 2004 B2
6757181 Villanueva Jun 2004 B1
6781231 Minervini Aug 2004 B2
6800804 Igarashi et al. Oct 2004 B2
6838776 Leal et al. Jan 2005 B2
6856007 Warner Feb 2005 B2
6865084 Lin et al. Mar 2005 B2
6881896 Ebihara Apr 2005 B2
6900383 Babb et al. May 2005 B2
6928719 Kim et al. Aug 2005 B2
6929974 Ding et al. Aug 2005 B2
6962869 Bao et al. Nov 2005 B1
6967403 Chuang et al. Nov 2005 B2
6975516 Asahi et al. Dec 2005 B2
6992400 Tikka et al. Jan 2006 B2
6998532 Kawamoto et al. Feb 2006 B2
7030469 Mahadevan et al. Apr 2006 B2
7045385 Kim et al. May 2006 B2
7045868 Ding et al. May 2006 B2
7049682 Mathews et al. May 2006 B1
7081661 Takehara et al. Jul 2006 B2
7098117 Najafi et al. Aug 2006 B2
7125744 Takehara et al. Oct 2006 B2
7161252 Tsuneoka et al. Jan 2007 B2
7180012 Tsuneoka et al. Feb 2007 B2
7183498 Ogura et al. Feb 2007 B2
7186928 Kikuchi et al. Mar 2007 B2
7187060 Usui Mar 2007 B2
7204737 Ding et al. Apr 2007 B2
7274101 Tomita et al. Sep 2007 B2
7294587 Asahi et al. Nov 2007 B2
7327015 Yang et al. Feb 2008 B2
7342303 Berry et al. Mar 2008 B1
7372151 Fan et al. May 2008 B1
7378294 Ding et al. May 2008 B2
7445968 Harrison et al. Nov 2008 B2
7446265 Krohto et al. Nov 2008 B2
7451539 Morris et al. Nov 2008 B2
7476567 Sato Jan 2009 B2
7478474 Koga Jan 2009 B2
7488903 Kawagishi et al. Feb 2009 B2
7576415 Cha et al. Aug 2009 B2
7608534 Yun et al. Oct 2009 B2
7629674 Foster Dec 2009 B1
7633170 Yang et al. Dec 2009 B2
7633765 Scanlan et al. Dec 2009 B1
7643311 Coffy Jan 2010 B2
7656047 Yang et al. Feb 2010 B2
7700411 Yang et al. Apr 2010 B2
7745910 Olson et al. Jun 2010 B1
7829981 Hsu Nov 2010 B2
20020053724 Lai et al. May 2002 A1
20020093108 Grigorov Jul 2002 A1
20040020673 Mazurkiewicz Feb 2004 A1
20040063242 Karnezos Apr 2004 A1
20040150097 Gaynes et al. Aug 2004 A1
20040178500 Usui Sep 2004 A1
20040231872 Arnold et al. Nov 2004 A1
20040252475 Tsuneoka et al. Dec 2004 A1
20050013082 Kawamoto et al. Jan 2005 A1
20050029673 Naka et al. Feb 2005 A1
20050039946 Nakao Feb 2005 A1
20050045358 Arnold Mar 2005 A1
20050208702 Kim Sep 2005 A1
20060145361 Yang et al. Jul 2006 A1
20060148317 Akaike et al. Jul 2006 A1
20060160261 Sheats et al. Jul 2006 A1
20060214202 Zorich et al. Sep 2006 A1
20060266547 Koga Nov 2006 A1
20080042301 Yang et al. Feb 2008 A1
20080061407 Yang et al. Mar 2008 A1
20080128890 Choi et al. Jun 2008 A1
20080174013 Yang et al. Jul 2008 A1
20090000114 Rao et al. Jan 2009 A1
20090000815 Hiner et al. Jan 2009 A1
20090000816 Hiner et al. Jan 2009 A1
20090002969 Madsen et al. Jan 2009 A1
20090002970 Leahy et al. Jan 2009 A1
20090002971 Carey et al. Jan 2009 A1
20090002972 Carey et al. Jan 2009 A1
20090025211 Hiner et al. Jan 2009 A1
20090035895 Lee et al. Feb 2009 A1
20090075428 Tang et al. Mar 2009 A1
20090091018 Maeda et al. Apr 2009 A1
20090102003 Vogt et al. Apr 2009 A1
20090102033 Raben Apr 2009 A1
20090194851 Chiu et al. Aug 2009 A1
20090194852 Chiu et al. Aug 2009 A1
20090230487 Saitoh et al. Sep 2009 A1
20090230523 Chien et al. Sep 2009 A1
20090230524 Chien et al. Sep 2009 A1
20090230525 Chien et al. Sep 2009 A1
20090230526 Chen et al. Sep 2009 A1
20090236700 Moriya Sep 2009 A1
20090256244 Liao et al. Oct 2009 A1
20090261470 Choi et al. Oct 2009 A1
20090294928 Kim et al. Dec 2009 A1
20100006330 Fu et al. Jan 2010 A1
20100013064 Hsu Jan 2010 A1
20100032815 An et al. Feb 2010 A1
20100109132 Ko et al. May 2010 A1
20100110656 Ko et al. May 2010 A1
20100199492 Hiner et al. Aug 2010 A1
20100207257 Lee Aug 2010 A1
20100207258 Eun et al. Aug 2010 A1
20100207259 Liao et al. Aug 2010 A1
20110006408 Liao Jan 2011 A1
20110115059 Lee et al. May 2011 A1
20110115060 Chiu et al. May 2011 A1
20110115066 Kim et al. May 2011 A1
20110127654 Weng et al. Jun 2011 A1
20110274299 Shaw et al. Nov 2011 A1
20120267730 Renard et al. Oct 2012 A1
Foreign Referenced Citations (18)
Number Date Country
1442033 Sep 2003 CN
1774804 May 2006 CN
55044737 Mar 1980 JP
58122759 Jul 1983 JP
59051555 Mar 1984 JP
63262860 Oct 1988 JP
64037043 Feb 1989 JP
64064298 Mar 1989 JP
2078299 Mar 1990 JP
3023654 Jan 1991 JP
3171652 Jul 1991 JP
4147652 May 1992 JP
4206858 Jul 1992 JP
5129476 May 1993 JP
8288686 Jan 1996 JP
2003273571 Sep 2003 JP
WO2004060034 Jul 2004 WO
WO2006076613 Jul 2006 WO
Related Publications (1)
Number Date Country
20130328176 A1 Dec 2013 US