1. Field of the Invention
The present invention relates generally to an epitaxial structure and process thereof for forming a fin-shaped field effect transistor, and more specifically to an epitaxial structure and process thereof for forming a fin-shaped field effect transistor, which forms a passivation layer to restrain the growing range of the epitaxial structure.
2. Description of the Prior Art
In integrate circuit processes, Fin-shaped field effect transistor (FinFET) devices are extremely important electronic devices. With increasing miniaturization of semiconductor devices, various Fin-shaped field effect transistor (FinFET) devices have been developed. The Fin-shaped field effect transistor (FinFET) is advantageous for the following reasons. First, manufacturing processes of Fin-shaped field effect transistor (FinFET) devices can be integrated into traditional logic device processes, and thus are more compatible. In addition, since the three-dimensional structure of the FinFET increases the overlapping area between the gate and the substrate, the channel region is controlled more effectively. This therefore reduces drain-induced barrier lowering (DIBL) effect and short channel effect. Moreover, the channel region is longer for the same gate length. Therefore, the current between the source and the drain is increased.
On the other hand, chip manufacturers have made metal-oxide-semiconductor (MOS) transistors faster by making them smaller for decades. As the semiconductor processes advance to very deep sub micron era such as 65-nm node or beyond, how to increase the driving current for MOS transistors has become a critical issue. In order to improve device performance, crystal strain technology has been developed. Crystal strain technology is becoming more and more attractive as a means for getting better performance in the field of MOS transistor fabrication. Putting a strain on a semiconductor crystal alters the speed at which charges move through that crystal. Strain makes MOS transistors work better by enabling electrical charges, such as electrons, to pass more easily through the silicon lattice of the gate channel. For the known arts, attempts have been made to use a strained silicon layer, which has been grown epitaxially on a silicon substrate with a silicon germanium (SiGe) layer or silicon carbide (SiC) disposed therebetween. In this type of MOS transistor, a biaxial tensile/compressive strain occurs in the epitaxy silicon layer due to the silicon germanium/silicon carbide which has a larger/smaller lattice constant than silicon, and, as a result, the band structure alters, and the carrier mobility increases. This enhances the speed performance of the MOS transistors.
The present invention provides an epitaxial structure and process thereof for forming a fin-shaped field effect transistor, which forms a passivation layer on a substrate between fin structures to control volumes, shapes and growing range of epitaxial structures on the fin structures.
The present invention provides an epitaxial process including the following step for forming a fin-shaped field effect transistor. A plurality of fin structures are formed on a substrate and a passivation layer is formed on the substrate between the fin structures. An epitaxial structure is formed on each of the fin structures.
The present invention provides an epitaxial structure for forming a fin-shaped field effect transistor. The epitaxial structure includes a plurality of fin structures, a passivation layer and an epitaxial structure. The fin structures are located on a substrate. The passivation layer is disposed on the substrate between the fin structures. The epitaxial structure is disposed on each of the fin structures.
According to the above, the present invention provides an epitaxial structure and process thereof for forming a fin-shaped field effect transistor, which forms a plurality of fin structures on a substrate and a passivation layer on the substrate between the fin structures, and then forms an epitaxial structure in the passivation layer and on each of the fin structures. By doing this, the present invention can control volumes, heights and shapes etc of the epitaxial structures by adjusting the height of the passivation layer. Therefore, increasing stresses induced by the epitaxial structures, preventing short circuits caused by the epitaxial structures connecting to each other, and enhancing electrical performances of formed semiconductor devices such as transistors.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
A bulk bottom substrate (not shown) is provided. A hard mask layer (not shown) is formed on the bulk bottom substrate (not shown) and is patterned to define the location of the first fin structures 112, which will be formed in the bulk bottom substrate (not shown). An etching process is performed to form the first fin structures 112 in the bulk bottom substrate (not shown). Thus, the first fin structures 112 located on the substrate 110 are formed completely. In one embodiment, the hard mask layer (not shown) is removed after the first fin structures 112 are formed, and a tri-gate MOSFET can be formed in the following processes. There are three contact faces between the first fin structures 112 and the following formed dielectric layer functioning as a carrier channel whose width is wider than a channel width in a conventional planar MOSFET. When a driving voltage is applied, the tri-gate MOSFET produces a double on-current comparing to the conventional planar MOSFET. In another embodiment, the hard mask layer (not shown) is reserved to forma fin field effect transistor (Fin FET), which is another kind of multi-gate MOSFET. Due to the hard mask layer (not shown) being reserved in the fin field effect transistor, there are only two contact faces between the first fin structures 112 and the following formed dielectric layer.
The present invention can also be applied to other semiconductor substrates. For example, a silicon-on-insulator substrate (not shown) is provided, and then a single crystalline silicon layer being a top part of the silicon-on-insulator substrate (not shown) is etched till an oxide layer being a middle part of the silicon-on-insulator substrate (not shown) is exposed, meaning the fin-shaped structure formed on the silicon-on-insulator substrate (not shown) is finished.
As shown in
As shown in
The buffer layer 122 may be an oxide layer, which may be formed by a thermal oxide process or a chemical oxide process, but it is not limited thereto. The buffer layer 122 is located between the gate dielectric layer 124 and the substrate 110 for buffering the gate dielectric layer 124 and the substrate 110. In this embodiment, a gate-last for high-K first process is applied. Thus, the gate dielectric layer 124 may be a dielectric layer having a high dielectric constant, such as the group selected from hafnium oxide (HfO2), hafnium silicon oxide (HfSiO4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al2O3), lanthanum oxide (La2O3), tantalum oxide (Ta2O5), yttrium oxide (Y2O3), zirconium oxide (ZrO2), strontium titanate oxide (SrTiO3), zirconium silicon oxide (ZrSiO4), hafnium zirconium oxide (HfZrO4), strontium bismuth tantalite (SrBi2Ta2O9, SBT), lead zirconate titanate (PbZrxTi1-xO3, PZT) and barium strontium titanate (BaxSr1-xTiO3, BST), but it is not limited thereto. In another embodiment, as a gate-last for high-K last process is applied, the gate dielectric layer 124 will be removed and a dielectric layer having a high dielectric constant will be filled, therefore the gate dielectric layer 124 can be composed of a sacrificial material suited for being removed in later processes. The barrier layer 126 is located on the gate dielectric layer 124 for serving as an etch stop layer to protect the gate dielectric layer 124 and prevent above metals from diffusing downward to the gate dielectric layer 124 while the sacrificial electrode layer 128 is removed. The barrier layer 126 may be a single layer structure or a multilayer structure composed of tantalum nitride (TaN), titanium nitride (TiN) or etc. The electrode layer 128 may be composed of polysilicon, which will be replaced by a metal gate in later processes, but it is not limited thereto. The cap layer 129 may be a single layer structure, a multilayer structure composed of silicon nitride or silicon oxide etc. for serving as a patterned hard mask, but it is not limited thereto.
As shown in
As shown in
More precisely, as shown in
Thereafter, the over-etching process P2 is performed to form a passivation layer 20b after the passivation material 20 is etched by the main etching process P1 until the first fin structures 112 are exposed, as shown in
Since the main etching process P1 and the over-etching process P2 have different etching purposes, the etching rates of the main etching process P1 and the over-etching process P2 to the first fin structures 112 and the passivation layer 20b are preferably different. For instance, for increasing etching efficiency, the main etching process P1 should have higher etching rates to the first fin structures 112 and the passivation layer 20b and the etching rate to the first fin structures 112 should be common to the etching rate to the passivation layer 20b. Furthermore, for controlling the height h1 and the uniformity of the passivation layer 20b and enabling the top surface S1 of the passivation layer 20b to be lower than the top surfaces S2 of the first fin structures 112, the over-etching process P2 should have lower etching rates to the first fin structures 112 and the passivation layer 20b and the etching rate to the passivation layer 20b should be larger than the etching rate to the first fin structures 112, but it is not limited thereto.
Top parts 112a of the first fin structures 112 may be removed to form fin structures 112b and to form a plurality of recesses R in the passivation layer 20b, enabling later formed epitaxial structures to be formed in the recesses R, as shown in
As shown in
It is emphasized that, the epitaxial structures 130 must be grown from the silicon fin structures 112b, and thus can not be grown on the passivation layer 20b. Therefore, volumes, shapes and heights etc of the epitaxial structures 130 can be controlled by adjusting the height of the passivation layer 20b, or even the recesses R of the passivation layer 20b in the present invention. Thereby, increasing stresses induced by the epitaxial structures 130, preventing short circuits caused by the epitaxial structures 130 connecting to each other, and enhancing the electrical performances of formed semiconductor devices such as transistors. In this embodiment, the epitaxial structures 130 have bottom parts 130a in the passivation layer 20b and top parts 130b protruding from the passivation layer 20b, wherein the top parts 130b shadow a part of the passivation layer 20b. By doing this, volumes of the epitaxial structures 130 can be increased to increase induced stresses and prevent the top parts 130b protruding from the passivation layer 20b from connecting to each other caused by too large volumes.
As shown in
According to the above, the gate structure G of
The passivation layer 20c may be silicon nitride, carbon containing silicon nitride or carbon and oxygen containing silicon nitride, but it is not limited thereto. The epitaxial structures 230 may be silicon germanium epitaxial structures, silicon carbide epitaxial structures or silicon phosphorous epitaxial structures etc, depending upon electrical types or practical requirements of formed transistors. For example, as the epitaxial structures 230 are formed, phosphorous ions can be highly doped in-situ to form silicon phosphorous epitaxial structures, but it is not limited thereto.
It is emphasized that, the epitaxial structures 230 must be grown from the silicon fin structures 112b, and thus can not be grown on the passivation layer 20c. Therefore, volumes, shapes and heights etc of the epitaxial structures 230 can be controlled by adjusting the height of the passivation layer 20c, or even the recesses of the passivation layer 20c in the present invention. Thereby, increasing stresses induced by the epitaxial structures 230, preventing short circuits caused by the epitaxial structures 230 connecting to each other, and enhancing the electrical performances of formed semiconductor devices such as transistors. In this embodiment, the epitaxial structures 230 have bottom parts 230a in the passivation layer 20c and top parts 230b protruding from the passivation layer 20c, wherein the top parts 230b shadow a part of the passivation layer 20c. By doing this, volumes of the epitaxial structures 230 can be increased to increase induced stresses and prevent the top parts 230b protruding from the passivation layer 20c from connecting to each other caused by too large volumes.
It is noted that, in this embodiment, the epitaxial structures 230 are formed followed by the gate structure (not shown) disposed across the epitaxial structure 230 and the passivation layer 20c, and a lightly doped source/drain (not shown) and a source/drain (not shown) may be formed in the epitaxial structures 230; and then, a dielectric layer (not shown) may be formed to blanketly cover the gate structure, the epitaxial structures 230 and the passivation layer 20c, and so on.
To summarize, the present invention provides an epitaxial structure and process thereof for forming a fin-shaped field effect transistor, which forms a plurality of fin structures on a substrate and a passivation layer on the substrate between the fin structures, and then forms an epitaxial structure in the passivation layer and each of the fin structures. By doing this, the present invention can control volumes, heights and shapes etc of the epitaxial structures by adjusting the height of the passivation layer. Therefore, increasing stresses induced by the epitaxial structures, preventing short circuits caused by the epitaxial structures connecting to each other, and enhancing electrical performances of formed semiconductor devices such as transistors.
Furthermore, since the epitaxial structures must be grown on the silicon fin structures, but can not be formed on the passivation layer, the passivation layer may be preferably composed of silicon nitride, carbon containing silicon nitride or carbon and oxygen containing silicon nitride etc. The method of forming the passivation layer may include: forming a plurality of first fin structures on the substrate, filling a passivation material between the first fin structures, and then etching the passivation material to form a passivation layer but exposing the first fin structures; then, top parts of the first fin structures may be removed according to practical requirements to have spaces for the epitaxial structures formed therein. Moreover, the passivation material may be etched several times. For example, the main etching process may be performed to etch the passivation material until the first fin structures are exposed, and then an over-etching process may be performed to form the passivation layer, which has a top surface lower than that of the first fin structures, but it is not limited thereto.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
103145831 | Dec 2014 | TW | national |