This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2006-192866, filed on, Jul. 13, 2006 the entire contents of which are incorporated herein by reference.
The present disclosure is directed to an ESD (Electro Static Discharge) protection circuit for a semiconductor device for providing protection against device destruction caused by electro static discharge.
One example of an ESD protection circuit for integrated circuits is disclosed in JP 2003-124336 A. According to the configuration disclosed in JP 2003-124336 A, a passive element formed on the nonconductive layer below the bonding pad establishes connection between the bonding pad and the integrated circuit. Such configuration allows effective use of the chip surface and prevents functional degradation of the integrated circuit when mechanical stress is applied to the bonding pad. Also, a sizable resistive element occupies a large portion of the chip surface in order to impart appropriate ESD protection for CMOS circuit.
However, recent increase in memory capacity and device integration has lead to increase in static electricity charged in the semiconductor chip as compared with the conventional configuration. The technical idea of JP 2003-124336 A is to provide protection from device destruction caused by electro static discharge, thus, a large resistive element composed of electrode interconnect is employed. However, resistive element alone merely provides reduction of electro static charge owning to voltage drop attributable to resistance component (R). In order to improve ESD tolerance, reduction of RC product, the reduction of C component in particular, is required especially in charged device model (CDM). Thus, resistive element merely composed of electrode interconnect is insufficient for achieving such objective.
The present disclosure provides an ESD (Electro Static Discharge) protection circuit for semiconductor devices allowing improvement in ESD protection tolerance.
An ESD protection circuit for a semiconductor device including a bonding pad receiving a first power supply voltage; an interconnect layer provided in an underside of the bonding pad so as to be electrically conductive with the bonding pad; a semiconductor substrate provided with a first well of a predetermined conductive type in a predetermined region of a surface layer of the substrate, which first well receives a second power supply voltage having a different voltage from the first power supply voltage and provided with a confronting region confronting the underside of the interconnect layer over a dielectric layer, and the first well of the semiconductor substrate, the dielectric layer, the bonding pad and the interconnect layer constitute a capacitor.
Other objects, features and advantages of the present disclosure will become clear upon reviewing the following description of the embodiment of the present disclosure with reference to the accompanying drawings, in which,
One embodiment of the present disclosure will be described with reference to the drawings.
As illustrated in
In case the semiconductor chip 1 is charged by positive high-voltage, voltages of nodes N1 and N2 respectively are increased to high-voltage V1 (+1000 V, for example). Then, as shown in
Thus, the voltage of the node N2 is reduced to substantially 0V from voltage V1. On the other hand, reverse bias is applied to the diode DA. The voltage of node N1 is determined based on synthesized capacitance of Ccdm between node N1 and metal K and Ccore between nodes N1 and N2, and can be obtained by the following equation (1) according to charge conservation law (Vn1 represents voltage of node N1).
Vn1=V1×Ccdm/(Ccdm+Ccore) (1)
Capacitance Ccdm is a capacitance relying on the area of the semiconductor chip 1 and the package as described earlier and is generally in the range of several pF to tens of pF, normally averaging at 2 pF, for example.
In case the semiconductor chip 1 is charged by negative high-voltage, the voltage between nodes N1 and N2 amounts to voltage V1 (−1000 V, for example). Then, as shown in
Vn2=−V1×Ccdm/(Ccdm+Ccore) (2)
As described earlier, voltage Vn2 applied to the node N2 imposes stress on the transistor Tr2 leading to device destruction.
It has been found that reduction of absolute value of voltage Vn1 and voltage Vn2 consequently prevents ESD destruction. The critical factor in further reducing the absolute value of voltage Vn1 and voltage Vn2 is the increase in capacitance Ccore between node N1 and node N2 as can be seen in equations (1) and (2).
As can be seen in
Index voltage of Vn1=10V is sufficiently tolerable to reverse bias of transistor Tr1, transistor Tr2 and diffusion diode connected to the output terminal OUT. Since a transistor capable of outputting high voltage from the output terminal OUT is used when employing a high-voltage input output circuit, capacitance Ccore needs to be increased in order to secure Vcdm tolerable to such voltage. Generally, area is increased to increase the capacitance Ccore; however, this leads to increase in chip size.
For example, in case MOS capacitor is employed with a gate oxide film having a thickness of 80 Å (Angstrom), approximately 4.32 fF/μm2 (f indicates femto=10−15) of capacitance can be obtained per unit area; however, in case voltage Vn1 or voltage Vn2 is 10V, approximately 20000 μm or greater area is required in order to set a capacitance of 100 pF or greater.
To give another example, in case capacitance between a plurality of metal interconnect layers provided inside the semiconductor chip 1 is employed as a capacitor, required area is further increased compared to the above described example since approximately 10−17 F/μm2 of capacitance is obtained per unit area. Thus, the attempt to improve capacitance by metal interconnect by considering the configuration disclosed in JP 2003-124336 A as a capacitor merely provides capacitance between metal interconnects in the order of few [fF] per 1 [μm2] which does not qualify for practical use.
ESD protection circuit 2 includes a silicon substrate 3 serving as a semiconductor substrate, a multilayer interconnect structure 5 overlying the silicon substrate 3 so as to confront the silicon substrate 3 over a dielectric layer 4, the multilayer interconnect structure 5 being composed of multiple layers (three, for example), and a bonding pad 6 configured in a square shape in plan view on the multilayer interconnect 5.
The ESD protection circuit 2 is configured to utilize the region below the connection region of the bonding pad 6 and forms capacitance Ccore by employing the so called MOS capacitor structure.
The structure of the semiconductor device will be described in detail hereinafter. Referring to
Referring to
Also, as illustrated in
The contact plugs 8 likewise are provided at consistent intervals, and low-voltage power supply VSS (corresponding to a first power supply voltage) is applied to the contact plugs 8.
The dielectric layer 4 is formed on the N-well 3a. The dielectric layer 4 is provided to maintain dielectric characteristics between the multilayer interconnect structure 5 and the N-well 3a. The multilayer interconnect structure 5 is provided with interconnect layers 5a, 5b, and 5c listed in sequence from the lowermost layer, and via plugs 5d electrically connecting the interconnect layers 5a to 5c with the bonding pad 6.
The interconnect layers 5a to 5c are each formed by polycrystalline silicon doped with impurities and constitute a MOS capacitor electrode. Of note is that either both or at least one of the interconnect layers 5b and 5c provided below the substantial central portion of the bonding pad 6 are/is removed.
An interlayer insulating film (not shown) is filled in the region A where the interconnect layer(s) is/are removed. The interlayer insulating film is composed of a TEOS (Tetra Ethoxy Silane) film, more specifically, a TEOS film formed by high-density plasma CVD, for example, and functions to provide insulation from other electrical structures as well as reducing mechanical stress.
Thus, as illustrated in
The bonding pad 6 having one side configured at 80 [μm], for example, would provide a surface area of 80 [μm]×80 [μm]=6400 [μm2]. However, if voltage VCC and VSS are taken as a single pair, capacitance can be provided by confronting electrodes in a surface area amounting to 12800 [μm2].
At this instance, if a silicon oxide film of 80 [Å], for example, is employed as a dielectric layer 4, a capacitance of approximately 64 [pF] can be obtained between nodes N1 and N2 receiving power supply voltage VCC/VSS. An ordinary semiconductor chip has more than one bonding pad 6 receiving power supply voltage VCC/VSS, thus further increase in capacitance can be achieved, thereby increasing ESD protection tolerance compared to conventional configurations.
According to the present embodiment, the N-well 3a, the dielectric layer 4, the bonding pad 6, and the multilayer interconnect structure 5 constitute a MOS capacitor, thus providing increased ESD protection tolerance compared to conventional configurations.
The contact region 3b of the N-well 3a is provided in the outer periphery of a confronting region where the silicon substrate 3 and the interconnect layer 5a confront each other, thus connecting region of the contact plug 7 can be readily secured without increasing the chip size.
Since a plurality of contact plugs 7 are provided at consistent intervals from one another along the outer periphery of the confronting region, local current discharge can be restrained to prevent latch-up effect.
A region A is provided in which at least either of the interconnect layers 5b and 5c of the multilayer interconnect structure 5 below the substantial central portion of the bonding pad 6 has been removed. By filing the interlayer insulating film in region A, damage suffered by the underlying structure by bonding stress can be reduced.
It is not desirable, for example, to configure the N-well 3a as heavily-doped impurity introducing region, since it would intensify the volatility in capacitance. In the present embodiment, capacitance can be kept at a consistent level to the possible extent since the N-well 3a is formed in light dope as compared to the dope of the contact region 3b.
In the first embodiment, the N-well 3a is formed in the surface layer of the silicon substrate 3; however, in the present embodiment, a P-well 3d is further configured in the surface layer within the N-well 3a. The multilayer interconnect structure 5 is formed so as to face the P-well 3d over the dielectric layer 4. As was the case in the first embodiment, capacitance can be maintained at a consistent level to the possible extent, since the P-well 3d is lightly doped.
Contact region 3e is provided in the surface layer of the silicon substrate 3, more specifically, in the outer periphery of the region where the P-well 3d and the multilayer interconnect structure 5 confront each other. The contact region 5e is configured by heavily-doped p-type impurity introducing region. A plurality of contact plugs 11 are provided at consistent intervals from one another in the contact region 3e to prevent latch-up effects as in the first embodiment. Power supply voltage VSS is applied externally of the contact plugs 11. Also, power supply voltage VCC is applied to the bonding pad 6.
According to the present embodiment, since the N-well 3a is formed in a predetermined region of the surface layer of the silicon substrate 3 so as to surround the p-well 3d, diffusion capacitance of the depleted layer of the PN junction between the p-type silicon substrate 3 and the N-well 3a, and diffusion capacitance of the depleted layer of the PN junction between the P-well 3d and the N-well 3a contribute to improvement in capacitance, thus allowing further increase in capacitance as compared to conventional configuration or the first embodiment.
The present disclosure is not limited to the above embodiment but may be modified or expanded as follows.
The present disclosure is not limited to application to multilayer interconnect structure 5 but maybe applied to a single layer interconnect layer. The semiconductor substrate is not limited to a silicon substrate 3.
The foregoing description and drawings are merely illustrative of the principles of the present disclosure and are not to be construed in a limited sense. Various changes and modifications will become apparent to those of ordinary skill in the art. All such changes and modifications are seen to fall within the scope of the disclosure as defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2006-192866 | Jul 2006 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5847429 | Lien et al. | Dec 1998 | A |
6765773 | Reiner | Jul 2004 | B2 |
6956747 | Shigyo et al. | Oct 2005 | B1 |
Number | Date | Country |
---|---|---|
9-321226 | Dec 1997 | JP |
2000-49190 | Feb 2000 | JP |
2003-124336 | Apr 2003 | JP |
Number | Date | Country | |
---|---|---|---|
20080013230 A1 | Jan 2008 | US |