1. Field of the Invention
The instant disclosure relates to an interposer structure; in particular, to a fine pitch interposer structure for testing integrated circuits (IC) or packaged IC.
2. Description of Related Art
Refer to
In terms of MLC interposer, the common design frequently uses a single device under test (DUT) or a pair of DUT (Dual DUT) for testing. When the quantity of I/O testing point increases or a multi DUT testing is required, the complexity of the design gradually increases. With the printing process, the finest width of the traces is approximately 100 microns which limits the density in circuit layouts. In such a case, the quantity of laminate layers must increase in order to disperse denser circuit layouts which may result in forming over 50 laminate layers. In addition, further laser processing for via formation is required for each layer along with the application of silver paste for plugging via and print circuits which leads to relatively high cost and long delivery time.
MLO interposer for testing may use PCB process and materials, however, with fine pitch fabrication, buildup laminate materials are limited. When applying materials containing fiber glass after laser drilling and electroplating, the wick effect tends to render short-circuiting and scrapping. Materials for mass production packaging of flip chip interposer (Ajinomoto Build-up film, ABF) tend to not contain glass fibers. However, with the application of the materials mentioned above, expensive lamination, copperizing equipment and solution for electroplating are not readily affordable by a common sample factory (such as a customized interposer manufacturer).
In flip chip packaging, ball grid array is a common I/O arrangement. Since the fine pitch testing capability greatly depends on the miniaturization of vias, a matrix arrangement is necessary. However, now only do the non-fiber glass materials needs to undergo carbon dioxide (CO2) or ultraviolent laser drilling, but a Desmear process is necessary thereafter which leads to serious over drilling and rendering larger via diameter than desired. As the limit of the pitch of the finished product is 140 microns, further laser drilling may be applied to miniaturize the diameter of vias without the Desmear process. However, the glass transition temperature (Tg) of the material is not high enough (approximately 150° C.) and the thermal expansion coefficient is too large (CTE approximately 250 ppm/° C.) which renders questionable reliability of the post-production assembly.
To address the above issues, the inventor strives via associated experience and research to present the instant disclosure, which can effectively improve the limitation described above.
The instant disclosure provides a fine pitch interposer structure including vias (vertical interconnected access) having fine diameters for further improving fine pitch testing capability.
In order to achieve the aforementioned objective, according to embodiments of the instant disclosure, the fine pitch interposer structure includes a Multi-core base substrate which has opposing surfaces. A first circuit layer and a second circuit layer electrically connected to the first circuit layer are disposed on the opposing surfaces. A plurality of buildup laminates is stacked on other laminates in succession on the surface of the Multi-core base substrate. Each buildup laminate includes a photosensitive dielectric layer and a plurality of blind vias. The blind vias are respectively arranged on a plurality of vias formed on the photosensitive dielectric layer, and are electrically connected to the first circuit layer with a pre-determined interval therebetween. Furthermore, the blind vias of at least one buildup laminate superimpose the blind vias of another buildup laminate.
Preferably, a diameter of each of the vias is no more than 62.5 microns.
Preferably, the blind vias are arranged in an array matrix configuration. The distance between the center of a blind via and the center of an adjacent blind via is a pitch, and the pitch is no more than 140.
Preferably, the photosensitive dielectric layer, also the outermost layer, of the buildup laminates has at least one slot which exposes an internal trace to provide embedment of electronic components.
Preferably, the photosensitive dielectric layer, also the outermost layer, of the buildup materials is a contact end. The contact end is arranged in a matrix configuration or a circular configuration to provide electrical connection between a plurality of wafer testing probes.
Preferably, the Multi-Core base includes at least one signal pattern layer, one power pattern supply layer, and one grounded pattern layer and the signal pattern layer, power pattern supply layer, and grounded pattern layer are electrically connected to the first, second circuit layer.
Preferably, the Multi-core base substrate is a single-sided Multi-core base substrate or a double side Multi-core base substrate.
Preferably, the Multi-Core base substrate is a ceramic substrate, an organic substrate, a glass substrate, or an aluminum substrate.
As describe above, vias of a fine pitch interposer structure have miniaturized diameters such that the blind vias shows fine matrix arrangement for further improving fine pitch testing capability.
In order to further understand the instant disclosure, the following embodiments and illustrations are provided. However, the detailed description and drawings are merely illustrative of the disclosure, rather than limiting the scope being defined by the appended claims and equivalents thereof.
The aforementioned illustrations and detailed descriptions are exemplarities for the purpose of further explaining the scope of the instant disclosure. Other objectives and advantages related to the instant disclosure will be illustrated in the subsequent descriptions and appended drawings.
Refer to
In the instant embodiment, the Multi-Core base substrate 10 is a double-sided Multi-Core base substrate as illustrated in
As illustrated in
The second buildup laminate 30 is formed on a surface of the Multi-Core base substrate 10 opposing the first buildup laminate 20. The second buildup laminate 30 includes a second photosensitive dielectric layer 31, and a plurality of second blind vias 321. The plurality of second blind vias 321 is arranged in a plurality of second vias 311 formed on the second photosensitive dielectric layer 31, and is electrically connected to the second circuit layer 102.
Specifically, the instant embodiment uses a double-sided buildup laminate where the first, second buildup laminates 20, 30 are disposed on the opposing surfaces of the substrate 10. The quantity of the buildup laminates is not limited to the example provided therein. In the instant embodiment, a third, a fifth buildup laminate 40, 60 and a fourth, sixth buildup laminate 50, 70 are respectively disposed on the first, second buildup laminate 20, 30. The third buildup laminate 40 is formed with a plurality of third blind vias 421 superimposing the first blind vias 221 while the fifth buildup laminate 60 is formed with a plurality of fifth blind vias 621 superimposing the third blind vias 421. Similarly, the fourth buildup laminate 50 is formed with a plurality of fourth blind vias 521 superimposing the second blind vias 321 while the sixth buildup laminate 70 is formed with a plurality of sixth blind vias 721 superimposing the fourth blind vias 521. As a result, a stacked configuration is established which enhances circuit density during circuit routing.
In the instant embodiment, the fifth buildup laminate 60 is the outermost end, or the contact end, of the fine pitch interposer structure. The fifth blind vias 621 are coupled with a plurality of contact pads 622 to provide electrical connection between a plurality of wafer test probe 11A (as
The sixth buildup laminate 70 is the other outermost end, bump end, of the fine pitch interposer structure. The sixth blind vias 721 are coupled with a plurality of soldering pads 722 while a solder mask 80 is deposited over the soldering pads 722 and the sixth buildup laminate 70. Each of the soldering pads 722 is planted with a solder ball 81 to provide electrical connection with a Device Under Test (DUT) printed circuit board (PCB) 2A (as
Refer to
Furthermore, through the multi-layer Multi-Core base substrate structure, the Multi-Core base substrate 10″ may pre-design as desired with traces wider than the typical width on a signal pattern layer (not shown), a power supply pattern layer (not shown), and a grounded pattern layer (not shown) compared to default sizes. The signal pattern layer, power supply pattern layer, and grounded pattern layer are electrically connected to a first, second circuit layer 101″ 102″.
The third buildup laminate 40″ in the instant embodiment is the outermost layer and the contact end of the fine pitch interposer structure. The third blind vias 421″ has a plurality of contact pads 422″ which provides electrical connections between the plurality of wafer test probes 11A (as shown in
The second circuit layer 102″ in the instant embodiment is the bump end of the fine pitch interposer structure. A solder mask 80″ is disposed on top of the second circuit layer 102″ while a plurality of solder balls 81″ is planted therein to provide electrical connection with the printed circuit board A2 (as
Refer to
Moreover, refers to
Refers to
In summary, the instant disclosure includes the miniaturized diameter of the vias with the application of photoresists as the dielectric layers and the photolithography while removing the machine processing and Desmear processing to resolve the problem of diameter formed larger than desired. Since the finer the diameter, the finer the pitch which in turn facilitate finer pitch circuit layout, enhance the density of circuits in multi-layer circuitry, and facilitate Multi-DUT layout design. Furthermore, via photoresists and photolithography, a slot is formed proximate to the DUT end such that electrical components are embedded on the internal traces, thus, improving upon the common layout design and enhancing power integrity.
The figures and descriptions supra set forth illustrated the preferred embodiments of the instant disclosure; however, the characteristics of the instant disclosure are by no means restricted thereto. All changes, alternations, combinations or modifications conveniently considered by those skilled in the art are deemed to be encompassed within the scope of the instant disclosure delineated by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
101218286 | Sep 2012 | TW | national |