Claims
- 1. A semiconductor structure comprising:
a relaxed Si1−xGex layer on a substrate; a strained channel layer on said relaxed Si1−xGex layer; and a sacrificial Si1−yGey layer.
- 2. The structure of claim 1, wherein said sacrificial Si1−yGey layer is removed before providing a dielectric layer.
- 3. The structure of claim 2, wherein said dielectric layer comprises a gate dielectric of a MISFET.
- 4. The structure of claim 3, wherein the gate dielectric comprises an oxide.
- 5. The structure of claim 3, wherein the gate dielectric is deposited.
- 6. The structure of claim 3, wherein the MISFET comprises a surface channel device.
- 7. The structure of claim 3, wherein the MISFET comprises a buried channel device.
- 8. The structure of claim 1, wherein the strained channel comprises Si.
- 9. The structure of claim 1, wherein x is approximately equal to y.
- 10. The structure of claim 9 further comprising a sacrificial Si layer on said sacrificial Si1−yGey layer.
- 11. The structure of claim 1, wherein y>x.
- 12. The structure of claim 11 further comprising a sacrificial Si layer on said sacrificial Si1−yGey layer.
- 13. The structure of claim 12, wherein the thickness of the sacrificial Si layer is greater than the critical thickness.
- 14. The structure of claim 1, wherein the substrate comprises Si.
- 15. The structure of claim 1, wherein the substrate comprises Si with a layer of SiO2.
- 16. The structure of claim 1, wherein the substrate comprises a SiGe graded buffer layer on Si.
- 17. A semiconductor structure comprising:
a relaxed Si1−xGex layer on a substrate; a strained channel layer on said relaxed Si1−xGex layer; a Si1−yGey spacer layer; and a sacrificial Si1−wGew layer.
- 18. The structure of claim 17, wherein said sacrificial Si1−wGew layer is removed before providing a dielectric layer.
- 19. The structure of claim 18, wherein said dielectric layer comprises the gate dielectric of a MISFET.
- 20. The structure of claim 19, wherein the gate dielectric comprises an oxide.
- 21. The structure of claim 19, wherein the gate dielectric is deposited.
- 22. The structure of claim 19, wherein the MISFET comprises a buried channel device.
- 23. The structure of claim 17, wherein the strained channel comprises Si.
- 24. The structure of claim 17, wherein w is approximately equal to y.
- 25. The structure of claim 24 further comprising a sacrificial Si layer on said sacrificial Si1−wGew layer.
- 26. The structure of claim 17, wherein w>y.
- 27. The structure of claim 26 further comprising a sacrificial Si layer on said sacrificial Si1−wGew layer.
- 28. The structure of claim 27, wherein the thickness of the sacrificial Si layer is greater than the critical thickness.
- 29. The structure of claim 17, wherein the substrate comprises Si.
- 30. The structure of claim 17, wherein the substrate comprises Si with a layer of SiO2.
- 31. The structure of claim 17, wherein the substrate comprises a SiGe graded buffer layer on Si.
- 32. A semiconductor structure comprising:
a relaxed Si1−xGex layer on a substrate; a strained channel layer on said relaxed Si1−xGex layer; a Si1−yGey spacer layer; a Si layer; and a sacrificial Si1−wGew layer.
- 33. The structure of claim 32, wherein said sacrificial Si1−wGew layer is removed before providing a dielectric layer.
- 34. The structure of claim 33, wherein said dielectric layer comprises the gate dielectric of a MISFET.
- 35. The structure of claim 34, wherein the gate dielectric comprises an oxide provided by oxidizing said Si layer.
- 36. A semiconductor structure comprising:
a relaxed Si1−xGex layer on a substrate; a strained channel layer on said relaxed Si1−xGex layer; and a Si1−yGey layer, wherein y is made greater than x in order to enhance the stability of said semiconductor structure.
PRIORITY INFORMATION
[0001] This application claims priority from provisional application Ser. No. 60/223,595 filed Aug. 7, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60223595 |
Aug 2000 |
US |