Claims
- 1. A method of fabricating a semiconductor device comprising:(a) providing a semiconductor heterostructure comprising a relaxed Si1−xGex layer on a substrate, a strained channel layer on said relaxed Si1−xGex layer, and a Si1−yGey layer on said strained channel layer; (b) chemically reacting at least a portion of said Si1−yGey layer to form a chemically modified Si1−yGey layer on said strained channel layer; (c) removing said chemically modified Si1−yGey layer to expose said strained channel layer; and (d) providing a dielectric layer on said exposed strained channel layer.
- 2. The method of claim 1 wherein step (b) comprises oxidizing said at least a portion of said Si1−yGey layer.
- 3. The method of claim 1 wherein said dielectric layer comprises a gate dielectric of a MISFET.
- 4. The method of claim 1 wherein the strained channel layer comprises Si.
- 5. The method of claim 1 wherein x is approximately equal to y.
- 6. The method of claim 5 wherein step (a) further comprises providing a sacrificial Si layer on said Si1−yGey layer.
- 7. The method of claim 1 wherein y>x.
- 8. The method of claim 7 wherein step (a) further comprises providing a sacrificial Si layer on said Si1−yGey layer.
- 9. The method of claim 8 wherein step (a) further comprises providing a sacrificial Si layer on said Si1−yGey layer having a thickness greater than the critical thickness.
- 10. The method of claim 1 wherein said substrate comprises Si.
- 11. The method of claim 1 wherein said substrate comprises Si having a layer of SiO2 thereon.
- 12. The method of claim 1 wherein said substrate comprises a SiGe graded buffer layer on Si.
- 13. A method of fabricating a semiconductor device comprising:(a) providing a semiconductor heterostructure comprising a relaxed Si1−xGex layer on a substrate, a strained channel layer on said relaxed Si1−xGex layer, and a Si1−yGey layer on said strained channel layer; (b) removing said Si1−yGey layer to expose said strained channel layer; and (c) providing a dielectric layer on said exposed strained channel layer.
- 14. The method of claim 13 wherein step (c) comprises forming the gate dielectric of a MISFET by providing a dielectric layer on said exposed strained channel layer.
- 15. The method of claim 14 wherein step (c) comprises forming the gate dielectric of a MISFET by providing an oxide on said exposed strained channel layer.
- 16. The method of claim 13 wherein said strained channel comprises Si.
- 17. The method of claim 13 wherein said substrate comprises Si.
- 18. The method of claim 13 wherein said substrate comprises Si having a layer of SiO2 thereon.
- 19. The method of claim 13 wherein said substrate comprises a SiGe graded buffer layer on Si.
- 20. A method of fabricating a semiconductor device comprising the steps of:(a) providing a semiconductor heterostructure comprising a relaxed Si1−xGex layer on a substrate, a strained channel layer on said relaxed Si1−xGex layer, a Si1−yGey spacer layer, a Si layer, and a Si1−wGew layer; (b) removing said Si1−wGew layer to expose said Si layer; and (c) providing a dielectric layer on said Si layer.
- 21. The method of claim 2 wherein oxidizing of at least a portion of said Si1−yGey layer is performed using a wet oxidation technique.
- 22. The method of claim 21 wherein said wet oxidation technique is utilized at a temperature up to about 750° C.
- 23. The method of claim 13 wherein step (b) comprises removing said Si1−yGey layer to expose said strained channel layer using either wet or dry etch technique.
- 24. The method of claim 13 further comprising the step of removing at least a portion of the strained channel layer to eliminate residual Ge.
- 25. The method of claim 20 wherein step (b) comprises removing said Si1−wGew layer to expose said Si layer using either wet or dry etch technique.
PRIORITY INFORMATION
This application claims priority from provisional application Ser. No. 60/223,595 filed Aug. 7, 2000.
US Referenced Citations (14)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 587 520 |
Mar 1994 |
EP |
0 683 522 |
Nov 1995 |
EP |
2000 031491 |
Jan 2000 |
JP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/223595 |
Aug 2000 |
US |