The present invention relates to imaging devices, and, more particularly, to image sensor units formed using stacked image sensor and processor integrated circuits.
Image sensors are commonly used in electronic devices such as cellular telephones, cameras, and computers to capture images. In a typical arrangement, an electronic device is provided with an image sensor integrated circuit that contains control circuitry for controlling an associated image sensor pixel array. The control circuitry includes row driver circuits for generating control signals such as row select signals. The control signals also include column readout circuitry that converts analog image data signals from data lines in the image sensor pixel array into digital image data. Image processing tasks can sometimes be at least partly performed using image-processing circuits in the image processor integrated circuit. In many situations, however, use of a processor integrated circuit that is separate from the sensor integrated circuit is desirable. For example, separate image processing chips may be used to handle input-output functions and image processing functions that require more processing power than is available on an image sensor integrated circuit.
In many image sensor applications, space is limited. It may also be desirable to minimize the number of integrated circuit components that are used in a given device (e.g., to reduce part count and assembly costs). With conventional arrangements, image sensor integrated circuits and image processing integrated circuits must be separately mounted to a printed circuit board or other substrate.
It would be desirable to be able to provide more compact image sensor arrangements that help reduce part counts and assembly complexity.
Digital camera modules are widely used in electronic devices such as digital cameras, computers, cellular telephones, and other electronic devices. These electronic devices may include image sensors that gather incoming light to capture an image. The image sensors may include arrays of image pixels. The pixels in the image sensors may include photosensitive elements such as photodiodes that convert the incoming light into digital data. Image sensors may have any number of pixels. An image sensor may, for example, have hundreds, thousands, or millions of pixels (e.g., megapixels).
An image sensor integrated circuit that includes an image sensor pixel array and associated control circuitry is sometimes referred to as an imager. The imager may contain control circuits that control the transistors associated with the array of image pixels. The control circuits may include circuitry to convert image data signals from the array of image pixels into digital signals. Additional imaging processing operations on the image data can be performed using processing circuitry within the imager die or on a separate image processor integrated circuit. Such separate image processor integrated circuits are sometimes referred to herein as processors or image processors.
To save space and simplify assembly by a manufacturer of a camera or other electronic device in which imaging capabilities are desired, it may be desirable to stack a processor and an imager to form a preassembled image sensor unit. An image sensor unit that is formed in this way has the image sensing capabilities of the imager and the processing capabilities of the processor in a single component.
When forming an integrated sensor unit of this type, it is generally desirable to form a robust stack of integrated circuits without undue process complexity. With one suitable arrangement, which is sometimes described herein as an example, one or more layers of photodefinable dielectric such as dry film resist are laminated to the imager and processor. With dry film photoresist (resist) techniques, a flexible sheet of dry photoresist is used as the photodefinable dielectric. A photodefinable dielectric of this sypte may be provided with a removable cover sheet to facilitate handling. Following vacuum lamination of the photodefinable dielectric, the cover sheet may be removed. The photodefinable dielectric may then be patterned using photolithographic techniques. For example, if the photodefinable dielectric is a negative resist, the photodefinable dielectric can be exposed to ultraviolet light in regions of the film where it is desired to retain the resist. Subsequent development of the photodefinable dielectric can be used to remove the unexposed areas. The use of photodefinable dielectrics such as dry film resists are sometimes described herein as an example, but photodefinable dielectrics may also be formed from a dielectric coating such as a resist that is deposited by spinning, spraying, or dipping.
A cross-sectional side view of an illustrative partly completed image sensor unit formed from a stacked imager and processor is shown in
At the stage of the image sensor unit fabrication process that is shown in
Multiple imagers 10 may be formed in the wafer (e.g., in rows and columns). Each imager has an upper surface 14, which is sometimes referred to as the front side of the imager. During operation, image light is focused onto front surface 14 by a lens. The lens and the image sensor unit made up of imager 10 and processor 20 may be mounted in a camera module. The camera module may be used in an electronic device such as a camera, computer, cellular telephone, or other equipment.
Through-silicon vias (sometimes referred to as through-wafer vias) such as vias 32 may be used to connect a pattern of front surface traces 30 to patterned traces 34 on back surface 16 of the wafer. Patterned traces 30 form front side interconnects and are interconnected to the image pixel array and other circuitry within components 12. Patterned traces 34 form imager contact pads that may be used to interconnect the circuitry of each imager to the circuitry of a corresponding processor. Because traces 34 can be associated with pads that have a different layout than through-silicon vias 32, traces 34 are sometimes referred to as forming a redistribution layer.
After the array of imagers 10 has been formed on the wafer, a layer of glass such as glass layer 36 may be attached to the front side of the wafer using stand-off adhesive 26. If desired, a temporary protective cover formed from a silicon wafer may be attached to the front surface of the wafer instead of glass layer 36. Attachment of glass layer 36 (or other protective layer) to the front surface of the wafer gives rise to gap 28 above front side components 12 and serves to strengthen the wafer for processing. The glass layer may remain in place following fabrication operations (i.e., after the wafer has been diced into individual image sensor units).
Following formation of the wafer of imagers and attachment of glass layer 36, a pick and place tool or other assembly tool may be used to attach a processor such as processor 20 to the rear surface of each imager 10. The processor thickness may be pre-determined according to the final thickness desired. The processor wafer may then be thinned to the desired thickness. A layer of adhesive such as adhesive 38 may be used to attach each processor 20. Adhesive 38 may be, for example, epoxy or die attach film.
Each processor 20 may have a front surface on which processing circuitry is formed such as front surface 22 and may have a rear surface such as rear surface 18. The front side circuitry has associated contact pads 24 (sometimes referred to as bond pads). If desired, some of the front surface traces on processor 20 may be formed as part of a redistribution layer. Use of a separate redistribution layer may be avoided in configurations in which the patterned traces on the front surface of processor 20 include appropriately patterned contact pads. With the illustrative mounting arrangement shown in
Following attachment of the processors to the rear surface of the imagers in the wafer, the rear surface of the wafer may be coated with a photodefinable dielectric layer. Photodefinable dielectrics such as dry film photoresist (resist) may be patterned using photolithographic techniques, but, unlike conventional liquid resists that are typically applied by spraying or spinning, photodefinable dielectrics such as dry film resist may be applied using vacuum lamination tools. There is typically a removable protective cover film on a photodefinable dielectric layer of this type that is removed following lamination in the lamination tool. The protective cover film can be removed after lamination (before photo exposure) or after photo exposure. The photodefinable dielectric may be angled with respect to the rear surface of the wafer during application of the photodefinable dielectric to avoid formation of trapped air bubbles. The lamination tool may compress the photodefinable dielectric film and processor die at an elevated temperature to help the photodefinable dielectric to flow and fill gaps.
During the vacuum lamination process that is used in attaching photodefinable dielectric 40 to the rear surface of the wafer, the vacuum and temperature in the vacuum lamination tool cause photodefinable dielectric 40 to fill gaps within surface features on the rear surface of the wafer, such as gaps 52. The vacuum lamination tool (or, if desired, an optional wafer bonding tool) may heat and compress and photodefinable dielectric layers against the wafer sufficiently to planarize the lower surface of the wafer and the stacked processors and facilitate the filling of gaps.
After photodefinable dielectric 40 has been attached to the rear surface of the wafer of imagers 10 and associated processors 22, photodefinable dielectric 40 may be patterned using photolithography. If, for example, photodefinable dielectric 40 is a negative resist, a mask and ultraviolet light source may be used to expose photodefinable dielectric 40 in areas that are not to be removed during subsequent development in a liquid developer. Areas that are to be removed by the developer may be left unexposed. The portions of photodefinable dielectric 40 that are to be removed may correspond to vias through photodefinable dielectric 40.
Following formation of vias, metal 46 may be used to form interconnects through vias 42 and 44, as shown in
As shown in
After a wafer of image sensor modules has been formed using stacked imager and processor arrangements of the type shown in
If desired, two photodefinable dielectric layers may be formed on the rear surface of the wafer in place of photodefinable dielectric 40. This type of approach is shown in
Following patterning of the vias 56 in photodefinable dielectric 52 and attachment of processor 20 to imager 10, a second layer of photodefinable dielectric (photodefinable dielectric layer 54) may be laminated to the lower surface of photodefinable dielectric 52. Photodefinable dielectric layer 54 may, if desired, have a relatively small thickness (e.g., about 12 microns). During vacuum lamination of photodefinable dielectric 54 to photodefinable dielectric 52, some of photodefinable dielectric layer 54 may fill vias 56. During subsequent photolithographic patterning, vias 58 may be formed in photodefinable dielectric layer 54. The uniform thickness of photodefinable dielectric 54 facilitates via formation, because ultraviolet light that is applied to photodefinable dielectric 54 as part of the photolithography process tends to be evenly distributed throughout the uniform thickness of photodefinable dielectric 54. In the bottom of vias 58, unexposed photodefinable dielectric 54 can be removed during photoresist development operations, because this material will not have been exposed during the ultraviolet light exposure used in patterning vias 58. Vias 58 may be formed with slightly larger widths than vias 56 to facilitate subsequent metal deposition operations. Following metallization of vias 56 and 58 with metal 46 and attachment of solder balls 50, the stacked imager and processor wafer may be divided into individual image sensor units and installed in a camera module for use in a camera or other electronic equipment.
Cavities may be formed in the rear surface of a wafer of integrated circuits to accommodate attachment of die such as processors, memory circuits, or other chips. For example, a wafer of imagers 10 may be provided with cavities such as cavity 70 of
After cavities such as cavity 70 have been formed in the rear surface of the imaging wafer (i.e., through the rear surface 16 of each imager 10), corresponding processors such as processor 20 of
Following attachment of layer 76, openings may be formed in layer 76 over portions of traces 78 on which solder balls are to be formed. Solder balls 50 may then be formed and the wafer diced into individual image sensor units, each including a stacked image sensor 10 and processor 20. The metal interconnects in the through-silicon vias in imager 10 and the metal interconnects in the interconnect dielectric formed by layers 72 and 76 form electrical pathways that interconnect processor contacts 24, imager contacts 30, and image sensor unit solder balls 50.
If desired, the amount of photolithography involved in patterning the photodefinable dielectric layers may be reduced by using a double-exposure photolithography technique to open vias and form metal layers 74 and 78. In the arrangement of
With an arrangement of the type shown in
After the deep and shallow features have been formed in photodefinable dielectric 72 by developing photodefinable dielectric 72, metal layers 74 and 76 may be formed in a single sequence of metal deposition steps (e.g., using patterned adhesion and seed layers followed by subsequent electrochemical deposition such as electroplating). Layers 74 and 76 may therefore be formed at the same time as part of the same deposition process. A chemical mechanical polishing step may be performed after plating operations have been performed to thicken the metal to polish off protruding surface features. Because processor 20 is embedded at least partly within the cavity in the rear surface of imager 10, the total thickness of the image sensor unit may be minimized.
If desired, a silicon structure may be used in mounting processors to imagers in image sensor units. An arrangement of this type is shown in
Following formation of cavities such as cavity 102, metal traces 104 in through-silicon vias, and metal traces 106 (e.g., contact pads in a redistribution layer), a pick and place tool or other suitable assembly equipment may be used to mount processors such as processor 20 within each cavity using adhesive 38, thereby forming preassembled standoff wafer 110.
Preassembled standoff wafer 110 may then be mounted to a wafer of imagers 10 that have been bonded to a glass layer 36 to form preassembled imager wafer structure 112, as shown in
As shown in
Various embodiments have been described illustrating image sensor units that are formed using stacked integrated circuit die. Image sensor integrated circuits may be formed in rows and columns on an image sensor wafer. A respective processor may be stacked with each one of the image sensors. A back-to-back mounting arrangement may be used in which each processor is mounted with its rear surface facing the rear surface of a corresponding imager. Layers of photodefinable dielectric may be used in assembling a stacked processor and imager.
An imager may each be provided with through-silicon vias to allow front surface circuitry to mate with a pattern of metal traces on the rear surface of the imager. The processor may have pads that are connected to the through-silicon vias of the imager using vias and other interconnects formed in the photodefinable dielectric layers. Solder balls may form connections to the metal traces in the photodefinable dielectric.
A cavity may be formed in the rear surface of an imager to accommodate a processor. A processor may also be mounted in a cavity in a silicon standoff structure. The silicon standoff structure may then be mounted to an imager.
The foregoing is merely illustrative of the principles of this invention which can be practiced in other embodiments.
This application claims the benefit of provisional patent application No. 61/438,580, filed Feb. 1, 2011, which is hereby incorporated by reference herein in its entirety.
Number | Date | Country | |
---|---|---|---|
61438580 | Feb 2011 | US |