Claims
- 1. A method comprising:
forming a substrate to mount an electronic component; and imprinting simultaneously a plurality of conductor features in the substrate.
- 2. The method recited in claim 1 wherein, in imprinting, the conductor features comprise at least one trench and at least one via formed within the at least one trench.
- 3. The method recited in claim 1 wherein, in imprinting, the conductor features comprise a plurality of vias having different geometries.
- 4. The method recited in claim 3, wherein the vias have different depths.
- 5. The method recited in claim 3, wherein the vias have different widths.
- 6. The method recited in claim 1 wherein, in imprinting, the conductor features comprise at least two vias, each via being of a different width.
- 7. The method recited in claim 1 wherein, in imprinting, the conductor features comprise at least two vias, each via being of a different depth.
- 8. The method recited in claim 1 wherein, in imprinting, the conductor features comprise at least one via not formed within a via pad.
- 9. The method recited in claim 1 wherein, in forming, the substrate is formed of material selected from the group consisting of bismaleimide, driclad, epoxy, liquid crystal polymer, polycarbonate, polyester, polyether, and polyimide.
- 10. The method recited in claim 1, wherein forming comprises forming at least two layers, each comprising a plurality of trenches in the conductor region.
- 11. The method recited in claim 1, wherein forming comprises forming a core layer and at least one additional layer, and wherein imprinting comprises imprinting simultaneously a plurality of trenches and vias.
- 12. The method recited in claim 11, wherein imprinting comprises imprinting simultaneously the plurality of trenches in the at least one additional layer and the plurality of vias in both the core layer and in the at least one additional layer.
- 13. The method recited in claim 12 wherein, in imprinting, the trenches have different depths.
- 14. The method recited in claim 12 wherein, in imprinting, the trenches have different widths.
- 15. The method recited in claim 12 wherein, in imprinting, the vias have different depths.
- 16. The method recited in claim 12 wherein, in imprinting, the vias have different widths.
- 17. The method recited in claim 1, wherein forming comprises forming a core layer and at least one additional layer, and wherein imprinting comprises imprinting simultaneously a plurality of vias and trenches.
- 18. The method recited in claim 17, wherein imprinting comprises imprinting simultaneously the plurality of trenches in the at least one additional layer and the plurality of vias in both the core layer and in the at least one additional layer.
- 19. A method comprising:
forming a substrate to mount an electronic component, wherein the substrate comprises a partially-cured material; imprinting simultaneously a plurality of conductor features in the substrate; and completing curing the substrate.
- 20. The method recited in claim 19 wherein, in forming, the partially-cured material comprises material selected from the group consisting of bismaleimide, epoxy, polycarbonate, polyester, and polyimide.
- 21. The method recited in claim 19 wherein, in forming, the partially-cured material comprises a filled polymer.
- 22. The method recited in claim 21 wherein, in forming, the filled polymer comprises material selected from the group consisting of epoxy and polyimide, wherein the selected material comprises a particle filler selected from the group consisting of alumina, fiberglass, and silica.
- 23. The method recited in claim 19 wherein, in forming, the partially-cured material comprises polyimide heated to a temperature in the range of approximately 20 to 250 degrees Celsius.
- 24. The method recited in claim 23 wherein, in curing, the partially-cured material is heated to a temperature in the range of approximately 300 to 400 degrees Celsius.
- 25. The method recited in claim 19 wherein, in forming, the partially-cured material comprises an epoxy-based polymer heated to a temperature in the range of approximately 20 to 170 degrees Celsius.
- 26. The method recited in claim 25 wherein, in curing, the partially-cured material is heated to a temperature in the range of approximately 100 to 200 degrees Celsius.
- 27. An electronic package substrate comprising:
a layer to mount an electronic component; and a plurality of conductor features in the layer, wherein the plurality of conductor features are formed by imprinting.
- 28. The substrate recited in claim 27, wherein the conductor features comprise at least one trench and at least one via formed within the at least one trench.
- 29. The substrate recited in claim 27, wherein the conductor features comprise a plurality of trenches and pads, and wherein the conductor features have different geometries.
- 30. The substrate recited in claim 27, wherein the conductor features comprise a plurality of trenches and a plurality of vias, and wherein the vias have different geometries.
- 31. The substrate recited in claim 27, wherein the substrate comprises at least one additional layer having a plurality of trenches and a plurality of vias, wherein the plurality of trenches and the plurality of vias are formed by imprinting.
- 32. The substrate recited in claim 27 and further comprising:
a core having a first plurality of trenches and a first plurality of vias, wherein the first plurality of trenches and the first plurality of vias are formed by imprinting, and wherein the core underlies the layer.
- 33. The substrate recited in claim 32 and further comprising:
an additional layer having a second plurality of trenches and a second plurality of vias, wherein the second plurality of trenches and the second plurality of vias are formed by imprinting, and wherein the additional layer underlies the core.
- 34. The substrate recited in claim 27, wherein the conductor features comprise a plurality of trenches and a plurality of vias, wherein the trenches and vias have different geometries.
- 35. An electronic package comprising:
a substrate having a plurality of conductor features, wherein the plurality of conductor features are formed by imprinting; and an electronic component coupled to the substrate.
- 36. The electronic package recited in claim 35, wherein the conductor features comprise at least one trench and at least one via formed within the at least one trench.
- 37. The electronic package recited in claim 35, wherein the conductor features comprise a plurality of trenches and a plurality of vias, and wherein the conductor features have different geometries.
- 38. The electronic package recited in claim 35, wherein the electronic component comprises an unpackaged integrated circuit.
- 39. The electronic package recited in claim 35, wherein the electronic component comprises a packaged integrated circuit.
RELATED APPLICATIONS
[0001] The present application is related to the following applications, which are assigned to the same assignee as the present application:
[0002] (1) Ser. No. ______, entitled “Substrate-Imprinting Apparatus, Methods of Manufacture, and Products Formed Therefrom” (Attorney Docket 884.700 US1); and
[0003] (2) Ser. No. ______, entitled “Methods for Performing Substrate Imprinting using Thermoset Resins and Products Formed Therefrom” (Attorney Docket 884.843 US1).