Claims
- 1. An integrated circuit chip carrier comprising
- an insulative layer of dielectric material having a first planar surface and an opposite planar surface
- a first level metallization pattern formed on said first planar surface,
- a first covering layer of dielectric material over said metallization pattern and said first surface, said first covering layer having elevated portions corresponding to said first metallization pattern,
- at least one additional level metallization pattern on said first covering layer,
- an additional covering layer of dielectric material over each additional level metallization pattern, said additional covering layer having elevated portions corresponding to the underlying metallization patterns,
- an opposite level metallization pattern formed on said opposite planar surface,
- an opposite covering layer of dielectric material over said opposite level metallization pattern and said opposite surface, said opposite covering layer having elevated portions corresponding to said opposite level metallization pattern,
- at least one additional opposite level metallization pattern on said opposite covering layer,
- an additional opposite covering layer of dielectric material over each additional opposite level metallization pattern, said additional opposite covering layer having elevated portions corresponding to underlying opposite level metallization patterns, and
- a base member forming an interface with the surface of said additional covering layer for supporting the carrier.
- 2. The integrated circuit carrier of claim 1 wherein said base is a layer of polycrystalline semiconductor material.
- 3. The integrated circuit chip carrier of claim 2 wherein at least one of the covering layers has a plurality of via holes formed therethrough and metal in said via holes forming conductive paths between the metallization patterns separated by said covering layer.
- 4. The integrated circuit chip carrier of claim 3 wherein at least one of the covering layers over the first planar surface and at least one of the covering layers over the opposite planar surface, each has a plurality of said via holes and said metallic conductive paths.
- 5. The integrated circuit chip carrier of claim 4 wherein said insulative layer has at least one via hole formed therethrough and metal in said via hole forms a conductive path between said first level and said opposite level metallization patterns.
- 6. The integrated circuit chip carrier of claim 5 wherein at least one of the via holes is coincident with a via hole through an underlying layer.
- 7. The integrated circuit chip carrier of claim 5 wherein said additional covering layer has a plurality of via holes formed therethrough to the underlying metallization pattern, and,
- said carrier further includes a plurality of solder pads having a lower melting point than said underlying metallization pattern on the surface of said additional covering layer conductively connected to said pattern through said via holes.
- 8. The carrier of claim 7 further including at least one integrated circuit chip having a plurality of solder pads corresponding to and bonded to the solder pads on the carrier by solder reflow joints.
- 9. The integrated circuit chip carrier of claim 5 wherein said supporting layer is polycrystalline silicon.
- 10. The chip carrier of claim 9 wherein said polycrystalline silicon layer is doped with conductivity-determining impurities to render it conductive, and
- the covering layer beneath said polycrystalline silicon layer has at least one via hole formed therethrough and polycrystalline silicon in said via hole forming a conductive path from said polycrystalline layer to the metallization pattern underlying said covering layer.
- 11. The integrated circuit chip carrier of claim 9 wherein said covering layers are of silicon dioxide.
- 12. The integrated circuit chip carrier of claim 11 wherein said insulative layer is silicon dioxide.
- 13. The integrated circuit chip carrier of claim 12 wherein said insulative layer is a composite comprising a silicon dioxide layer providing said first planar surface, a silicon dioxide layer providing said opposite planar surface and a metallic layer intermediate said silicon dioxide layers.
- 14. The integrated circuit chip carrier of claim 4 wherein said insulative layer and said opposite covering layer have formed therethrough at least one via hole passing through both of said layers and spaced from said opposite level metallization pattern and metal in said via hole forming a conductive path between said first level metallization pattern and the additional opposite level metallization pattern on said opposite covering layer.
Parent Case Info
This is a division of application Ser. No. 461,078 filed Apr. 15, 1974, now U.S. Pat. No. 3,918,148.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3622384 |
Davey et al. |
Nov 1971 |
|
3936865 |
Robinson |
Feb 1976 |
|
Non-Patent Literature Citations (1)
Entry |
IBM, Tech. Bul., vol. 14, No. 9, Feb. 1972, Anderson et al., p. 2581. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
461078 |
Apr 1974 |
|