Claims
- 1. An integrated circuit package comprising:
- a die attach area;
- a first bus including a first strip formed in a first conductor level and substantially encircling said die attach area, said first bus further including fingers formed in said first conductor level and integrally attached to said first strip and pointing from said first strip away from said die attach area, said first bus being for a first electrical potential; and
- a second bus including a second strip formed in said first conductor level and substantially encircling said first bus, said second bus further including fingers formed in said first conductor level and integrally attached to said second strip and pointing from said second strip toward said first bus, said second bus being for a second electrical potential, said fingers of said first bus being located between and alternating with said fingers of said second bus, wherein said first electric potential is equal to said second electric potential.
- 2. The package of claim 1 further comprising:
- a second conductor level; and
- vias, and wherein said first bus is connected by said vias to said second conductor level.
- 3. The package of claim 1 further including an integrated circuit die attached to said die attach area, said die having a series of bonding pads thereon and wherein bonding wires connect selected ones of said pads to respective ones of said first bus fingers and second bus fingers.
- 4. An integrated circuit device comprising:
- an insulator substrate having metallization thereon;
- an integrated circuit die having bonding pads thereon, said die being bonded to said substrate;
- a first insulator level bonded to said substrate; portions of a conductive layer attached to said first insulator level;
- first and second conductive buses on said first insulator level and surrounding said die;
- one of said buses being a power bus and the other of said buses being a ground bus;
- each of said buses having a strip in said conductive layer and having a series of fingers in said conductive layer, said fingers being attached to said strip; and
- wherein said fingers of one bus are spacedly interdigitated with said fingers of the other bus.
- 5. The integrated circuit device of claim 4 further comprising:
- vias connecting at least one of said buses to said metallization on said insulator substrate.
- 6. The integrated circuit device of claim 4, further comprising:
- a second insulator level bonded to said first insulator level; and
- conductive leads on said second insulator level.
Parent Case Info
This application is a continuation of application Ser. No. 08/385,024, filed Feb. 7, 1995, now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0032252 |
Feb 1992 |
JPX |
0085154 |
Mar 1994 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
385024 |
Feb 1995 |
|