Claims
- 1. A semiconductor device structure, comprising:a semiconductor substrate including at least two adjacent diffusion regions; a gate structure located on said semiconductor substrate between said at least two adjacent diffusion regions, said gate structure including a gate dielectric on said semiconductor substrate, a conductive element over said gate dielectric, and an insulative layer over said conductive element; and an oxide layer located on said semiconductor substrate, proximate said gate structure, said oxide layer being reoxidized by vertical ion bombardment and having a thickness of about 50 Å to about 100 Å, at least portions of said at least two diffusion regions underlying a portion of said oxide layer near said gate structure, portions of said oxide layer having thicknesses of about 30 Å to about 80 Å extending a lateral distance of about 5 Å to about 80 Å beneath said gate structure.
- 2. The semiconductor device structure of claim 1, wherein said gate structure includes sidewall spacers laterally adjacent said conductive element.
- 3. The semiconductor device structure of claim 2, wherein each said sidewall spacer has a lateral thickness up to about 100 Å.
- 4. The semiconductor device structure of claim 3, wherein said lateral thickness of each said sidewall spacer is about 10 Å.
- 5. The semiconductor device structure of claim 1, wherein said thickness of said reoxidized oxide layer is about 50 Å to about 100 Å.
- 6. A semiconductor device, comprising:a semiconductor substrate including active device regions formed therein; a gate stack located over said semiconductor substrate between adjacent active device regions, said gate stack comprising: a gate dielectric formed on said semiconductor substrate; at least one conductive layer over said gate dielectric and comprising exposed, substantially vertical lateral edges; and an insulative cap over said at least one conductive layer; and a reoxidized oxide layer located on said semiconductor substrate over at least portions of said adjacent active device regions and laterally adjacent to sides of said gate stack, said reoxidized oxide layer having a thickness that exceeds a thickness of said gate dielectric, portions of said reoxidized oxide layer extending partially beneath said conductive structure.
- 7. A semiconductor device structure, comprising:a semiconductor substrate; a gate structure formed on said semiconductor substrate, said gate structure comprising: a gate dielectric on said semiconductor substrate; a conductive element over said gate dielectric; an insulative cap over said conductive element; and sidewall spacers laterally adjacent said conductive element; and a reoxidized oxide layer laterally flanking said gate structure, said reoxidized oxide layer having a greater thickness than said gate dielectric and including portions that extend partially beneath said gate structure, wherein each of said portions extends a lateral distance of about 5 Å to about 80 Å beneath said gate structure.
- 8. The semiconductor device structure of claim 7, wherein each of said portions has a thickness of about 30 Å to about 80 Å.
- 9. The semiconductor device structure of claim 7, wherein said reoxidized oxide layer has a thickness of about 50 Å to about 100 Å.
CROSS REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 09/146,710, filed Sep. 3, 1998, now U.S. Pat. No. 6,355,580
US Referenced Citations (20)
Non-Patent Literature Citations (2)
Entry |
P. Osiceanu et al., “An ESCA Study on Ion Beam Included Oxidation of Si”, 1995 IEEE, pp. 159-192. |
Watanabe, Jinzo, et al., “Ultra Low-Temperature Growth of High-Integrity Thin Gate Oxide Films by Low-Energy Ion-Assisted Oxidation,” Jpn. J. Appl. Phys., vol. 34 (Feb. 1995), pp. 900-902. |