Claims
- 1. A method of using latched sense amplifiers in an independent memory module, the memory module being one of a plurality of memory modules in a memory system, comprising the acts of:
arranging a plurality of memory arrays to form the independent memory module, wherein at least some of the memory arrays comprise a line comprising a plurality of sense amplifiers, and wherein the memory module comprises at least 8 of the lines of sense amplifiers; and coupling the memory modules together with a bus.
- 2. The method of claim 1, wherein each memory array comprises a line of sense amplifiers.
- 3. The method of claim 1further comprising the act of providing at least one line-size bit in a register of one of the memory modules, wherein a number of sense amplifiers in a particular line of sense amplifiers is programmable by setting the or each line-size bit to a particular value.
- 4. The method of claim 1, wherein at least one of the memory modules comprises no more than 588K bits of memory capacity.
- 5. The method of claim 1, wherein at least one of the memory modules comprises no more than 147K bits of memory capacity.
- 6. The method of claim 1 further comprising the act of positioning the bus on an integrated circuit comprising at least one of the plurality of memory modules.
- 7. The method of claim 1 further comprising the act of positioning the bus off one or more integrated circuits comprising the plurality of memory modules.
- 8. A memory system comprising:
a plurality of memory modules, each module comprising at least one memory array; and a line associated with each memory array, each line comprising a plurality of sense amplifiers; wherein each line of sense amplifiers is activated separately; and wherein the memory system comprises at least 16 lines of sense amplifiers.
- 9. The memory system of claim 8, wherein the memory system comprises a memory device, and wherein the memory device comprises at least 8 of the lines of sense amplifiers.
- 10. The memory system of claim 8, wherein the memory system comprises a first memory device and a second memory device, and wherein the first and the second memory device each comprise at least one of the lines of sense amplifiers.
- 11. The memory system of claim 8, wherein the memory system comprises an integrated circuit, and wherein the integrated circuit comprises at least 8 of the lines of sense amplifiers.
- 12. The memory system of claim 8, wherein the memory system comprises a memory device, and wherein the memory device comprises at least 16 of the lines of sense amplifiers.
- 13. The memory system of claim 8, wherein the memory system comprises an integrated circuit, and wherein the integrated circuit comprises at least 16 of the lines of sense amplifiers.
- 14. The memory system of claim 8, wherein the memory system comprises a memory device, and wherein the memory device comprises at least 32 of the lines of sense amplifiers.
- 15. The memory system of claim 8, wherein the memory system comprises an integrated circuit, and wherein the integrated circuit comprises at least 32 of the lines of sense amplifiers.
- 16. A method of using latched sense amplifiers as high speed memory in an independent memory module, the memory module being one of a plurality of memory modules in a memory device, comprising the acts of:
arranging a plurality of memory arrays to form the independent memory module; wherein at least some of the memory arrays comprise a line comprising a plurality of sense amplifiers; and wherein the memory device comprises at least 8 of the lines of sense amplifiers.
- 17. The method of claim 16, wherein each memory array comprises a line of sense amplifiers.
- 18. The method of claim 16 further comprising the act of providing at least one line-size bit in a register of one of the memory modules, wherein a number of sense amplifiers in a particular line of sense amplifiers is programmable by setting the or each line-size bit to a particular value.
- 19. The method of claim 16, wherein at least one of the memory modules comprises no more than 588K bits of memory capacity.
- 20. The method of claim 16, wherein at least one of the memory modules comprises no more than 147K bits of memory capacity.
- 21. The method of claim 16, wherein the memory device comprises a single integrated circuit.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 09/903,094 entitled “Memory Modules With High Speed Latched Sense Amplifiers” filed Jul. 10, 2001 by Leung et al.;
[0002] which is a continuation of U.S. patent application Ser. No. 08/820,297 (now U.S. Pat. No. 6,425,046 B1) entitled “Fault-Tolerant, High-Speed Bus System and Bus Interface for Wafer-Scale Integration” filed Mar. 18, 1997 by Leung et al.;
[0003] which is a divisional of U.S. patent application Ser. No. 08/484,063 (now U.S. Pat. No. 5,666,480) entitled “Fault-Tolerant Hierarchical Bus System and Method of Operating Same,” filed Jun. 6, 1995 by Leung et al.;
[0004] which is a divisional of U.S. patent application Ser. No. 08/307,496 (now U.S. Pat. No. 5,613,077) entitled “Method and Circuit for Conmunication Between a Module and a Bus Controller in a Wafer-Scale Integrated Circuit System,” filed Sep. 14, 1994 by Leung et al.;
[0005] which is a continuation of U.S. patent application Ser. No. 07/927,564 (now abandoned) entitled “Method and Circuit for Communication Between a Module and a Bus Controller in a Wafer-Scale Integrated Circuit System,” filed Aug. 10, 1992 by Leung et al.;
[0006] which is a continuation-in-part of U.S. patent application Ser. No. 07/865,410 (now abandoned) entitled “Circuit Module Redundancy Architecture,” filed Apr. 8, 1992 by Leung et al.;
[0007] which is a continuation-in-part of U.S. patent application Ser. No. 07/787,984 (now abandoned) entitled “Wafer-Scale Integration Architecture, Process, Circuit, Testing and Configuration,” filed Nov. 5, 1991 by Leung et al.;
[0008] all of which are incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
08484063 |
Jun 1995 |
US |
Child |
08820297 |
Mar 1997 |
US |
Parent |
08307496 |
Sep 1994 |
US |
Child |
08484063 |
Jun 1995 |
US |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09903094 |
Jul 2001 |
US |
Child |
10273442 |
Oct 2002 |
US |
Parent |
08820297 |
Mar 1997 |
US |
Child |
09903094 |
Jul 2001 |
US |
Parent |
07927564 |
Aug 1992 |
US |
Child |
08307496 |
Sep 1994 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
07865410 |
Apr 1992 |
US |
Child |
07927564 |
Aug 1992 |
US |
Parent |
07787984 |
Nov 1991 |
US |
Child |
07865410 |
Apr 1992 |
US |