Claims
- 1. A method of removing material from a semiconductor substrate, comprising:providing a volume of a material on a semiconductor substrate, said volume of said material having a first portion and a second portion, the first portion having therein a lower stress than that of the second portion; and removing the material from the first portion at a material removal rate that is substantially greater than that of the second portion.
- 2. A method as recited in claim 1, wherein providing a volume of a material on a semiconductor substrate comprises:implanting ions into the first portion and into the second portion, wherein the concentration of said ions implanted into the first portion is greater than the concentration of said ions implanted into the second portion.
- 3. A method as recited in claim 2, further comprising:maintaining the first and second portions at a temperature range between said implanting and said removing to prevent diffusion of ions within the first and second portions.
- 4. A method as recited in claim 1, wherein the material is at least one of a silicon-containing material, a germanium-containing material, and a material containing combinations thereof.
- 5. A method as recited in claim 1, wherein removing the material from the first portion comprises:etching with an etchant.
- 6. A method as recited in claim 5, wherein the etchant is an acidic etchant.
- 7. A method as recited in claim 6, wherein the acidic etchant is an organic acid.
- 8. A method as recited in claim 6, wherein the acidic etchant is an inorganic acid.
- 9. A method as recited in claim 6, wherein the acidic etchant is at least one of acetic acid, hydrofluoric acid, and nitric acid.
- 10. A method as recited in claim 2, wherein the volume of the material is doped, and the first portion is implanted with a counter dopant.
- 11. A method as recited in claim 10, wherein the volume of the material is doped with a P-type dopant, and the first portion is implanted with an N-type counter dopant.
- 12. A method as recited in claim 10, wherein removing the material from the second portion comprises:etching with a basic etchant.
- 13. A method of removing material from a semiconductor substrate, comprising:implanting ions into a volume of a semiconductor material, wherein said semiconductor material is at least one of a silicon-containing material, a germanium-containing material, and a material containing combinations thereof, said volume of said semiconductor material being located on a semiconductor substrate to form therein a first and a second portion, the first portion having a concentration of said ions implanted therein that is greater than a concentration of said ions implanted in the second portion; maintaining the semiconductor substrate in a selected temperature range after said implanting of ions, whereby said ions that were implanted in the volume of the material are not diffused; and removing the semiconductor material from the first portion at a material removal rate that is substantially greater than that of the second portion.
- 14. A method as recited in claim 13, wherein removing the semiconductor material from the first portion comprises:etching with an etchant.
- 15. A method as recited in claim 14, wherein the etchant is an acidic etchant.
- 16. A method as recited in claim 15, wherein the acidic etchant is an organic acid.
- 17. A method as recited in claim 15, wherein the acidic etchant is an inorganic acid.
- 18. A method as recited in claim 15, wherein the acidic etchant is at least one of acetic acid, hydrofluoric acid, and nitric acid.
- 19. A method as recited in claim 13, wherein said volume of said semiconductor material is doped, and wherein said first portion is implanted with a counter dopant.
- 20. A method as recited in claim 19, wherein said volume of said material is doped with a P-type dopant, and wherein said first portion is implanted with an N-type counter dopant.
- 21. A method as recited in claim 19, wherein removing said semiconductor material from the first portion comprises:etching with a basic etchant.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. patent application Ser. No. 09/907,296, filed on Jul. 16, 2001, now issued as U.S. Pat. No. 6,461,967 B2, which is a continuation of U.S. patent application Ser. No. 09/205,989, filed Dec. 4, 1998, now issued as U.S. Pat. No. 6,261,964 B1, which is a continuation-in-part of U.S. patent application Ser. No. 08/818,660, filed on Mar. 14, 1997, now issued as U.S. Pat. No. 6,309,975 B1, all of which are incorporated herein by reference.
US Referenced Citations (30)
Foreign Referenced Citations (20)
Number |
Date |
Country |
19530944 |
Apr 1996 |
DE |
0326211 |
Aug 1989 |
EP |
0391479 |
Oct 1990 |
EP |
0500980 |
Feb 1991 |
EP |
0567815 |
Apr 1993 |
EP |
0560575 |
Sep 1993 |
EP |
0651433 |
Sep 1993 |
EP |
0148448 |
Jul 1995 |
EP |
0756326 |
Jul 1995 |
EP |
2131748 |
Dec 1982 |
GB |
58093343 |
Jun 1983 |
JP |
60121765 |
Jun 1985 |
JP |
60176265 |
Sep 1985 |
JP |
62029160 |
Feb 1987 |
JP |
63028067 |
Feb 1988 |
JP |
402189966 |
Jul 1990 |
JP |
03257859 |
Nov 1991 |
JP |
04045584 |
Feb 1992 |
JP |
07268663 |
Oct 1995 |
JP |
08279612 |
Oct 1996 |
JP |
Non-Patent Literature Citations (7)
Entry |
U. Schnakenberg, et al., “TMAHW Etchants for Silicon Micromachining,” 91CH2817-5/91/000-0815, IEEE, 815-818, 1991. |
G.L. Kuhn, et al, “Thin Silicon Film on Insulating Substrate,” J. Electrochen. Soc. Solid State Science and Technology, vol. 120, No. 11, 1563-1566, 1973. |
Super Q Etch, Olin Electronic Materials, Olin Corporation, Chandler, AZ (1993). |
Box Cell, Toshiba. |
Steinsland, et al., “Boron etch-stop in TMAH solutions,” Sensors and Actuators, A51, (1996), p. 728-732. |
IBM Technical Disclosure Bulletin, “Self-Aligned Pocket Implantation Technology for Forming a Halo Type Device using Selective Tungsten Deposition” (May 1993), vol. 36, No. 05, pp. 233-235. |
Y. Misawa, H. Homma, K. Sato, No. Momma, “A Self-Aligning Polysilicon Electrode Technology (SPEL) for Future LSIS,” (1987); (Dec. 6-9, 1987); Intermediate Electronic Device Meeting; pp. 32-35. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/907296 |
Jul 2001 |
US |
Child |
10/193801 |
|
US |
Parent |
09/205989 |
Dec 1998 |
US |
Child |
09/907296 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/818660 |
Mar 1997 |
US |
Child |
09/205989 |
|
US |