Claims
- 1. A memory device, comprising:
- a first plurality of storage cells;
- a first bit line coupled to said plurality of storage cells;
- a second bit line coupled to said plurality of storage cells;
- a first sense amplifier device coupled between said first bit line and said second bit line, and further coupled to receive a sense signal, said first sense amplifier configured to detect a differential voltage between said first bit line and said second bit line when said sense signal is received; and
- an output interface comprising at least two output wires, the output wires including a first output wire coupled to said first bit line and a second output wire coupled to said second bit line, the output wires collectively providing an N-nary 1-of-N output signal wherein N is at least two.
- 2. The memory device of claim 1, further comprising:
- a second plurality of storage cells;
- a third bit line coupled to said second plurality of storage cells;
- a fourth bit line coupled to said second plurality of storage cells;
- a second sense amplifier device coupled between said third bit line and said fourth bit line, and further coupled to receive said sense signal, said second sense amplifier configured to detect a differential voltage between said third bit line and said fourth bit line when said sense signal is received; and
- a third output wire and fourth output wire of the output interface, said third output wire coupled to said third bit line and said fourth output wire coupled to said fourth bit line, the output wires collectively providing an N-nary 1-of-N output signal wherein N is at least four.
- 3. A system, comprising:
- a memory device;
- a first plurality of storage cells within the memory device;
- a first bit line coupled to said plurality of storage cells;
- a second bit line coupled to said plurality of storage cells;
- a first sense amplifier device coupled between said first bit line and said second bit line, and further coupled to receive a sense signal, said first sense amplifier configured to detect a differential voltage between said first bit line and said second bit line when said sense signal is received; and
- an output interface comprising at least two output wires, the output wires including a first output wire coupled to said first bit line and a second output wire coupled to said second bit line, the output wires collectively providing an N-nary 1-of-N output signal wherein N is at least two.
- 4. The system of claim 3, further comprising:
- a second plurality of storage cells within the memory device;
- a third bit line coupled to said second plurality of storage cells;
- a fourth bit line coupled to said second plurality of storage cells;
- a second sense amplifier device coupled between said third bit line and said fourth bit line, and further coupled to receive said sense signal, said second sense amplifier configured to detect a differential voltage between said third bit line and said fourth bit line when said sense signal is received; and
- a third output wire and fourth output wire of the output interface, said third output wire coupled to said third bit line and said fourth output wire coupled to said fourth bit line, the output wires collectively providing an N-nary 1-of-N output signal wherein N is at least four.
Parent Case Info
This application claims the benefits of the earlier filed U.S. Provisional Application Ser. No. 60/069,250, filed Dec. 11, 1997 (Dec. 11, 1997), which is incorporated by reference for all purposes into this application. This application is also related to U.S. patent application Ser. No. 09/150,162, filed Sep. 9, 1998 (Sep. 9, 1998) and to U.S. patent application Ser. No. 09/150,258, filed Sep. 9, 1998 (Sep. 9, 1998).
US Referenced Citations (7)