Claims
- 1. A method of fabricating a semiconductor device comprising the steps of:
- providing a lead frame comprising a conductive pattern of planar common leads disposed in a semicircular pattern, each common lead adapted for common connection to selected electrodes of a plurality of integrated circuit chips; a plurality of chip mount conductive areas, each for mounting on a top surface one of said plurality of chips, disposed along the curved periphery of said semiconductor pattern of common leads; a surrounding outer connecting strip having an open end and a closed end, said closed end connected to each of said plurality of chip mount conductive areas by respective tie bars; a chip mount lead extending from each of said chip mount conductive areas; a first plurality of parallel external leads drawn out from said common leads; and a second plurality of parallel external leads drawn out from said chip mount leads, said first and second pluralities of external leads arranged in a row and all temporarily connected together and to said outer connecting strip by a common tie bar extending across the open end of said outer connecting strip;
- cutting out unnecessary portions of selected common leads, said unnecessary portions of selected common leads being determined by the desired internal wiring of the semiconductor device;
- mounting a semiconductor chip having a plurality of electrodes on said top surface of each of said chip mount conductive areas;
- wire-bonding selected electrodes from said semiconductor chips to selected common leads, said electrodes and said common leads being determined by the required internal wiring of the semiconductor device;
- placing said lead frame in a transfer die;
- injecting forming resin into said transfer die;
- removing the resulting product from the transfer die; and
- cutting off said connecting strip and tie bars.
- 2. The method of claim 1 wherein in the injecting step said forming resin is injected from the chip mount side of said lead frame.
- 3. The method of claim 1 wherein the method comprises, after the lead frame is placed in a transfer die, the further step of:
- placing a heat-dissipating metallic plate, having top and bottom surfaces, in said transfer die such that said top surface of said metallic plate covers, on the bottom surface of said lead frame, said chip mount conductive areas, said common leads and said chip mount leads.
- 4. The method of claim 3 wherein in the injecting step, said forming resin is injected from the chip mount side of said lead frame and is injected such that said metallic plate is sealed in the device with the bottom surface of the metallic plate remaining exposed.
- 5. The method of claim 1 comprising the further step of bending said external leads in a manner which provides for efficient mating with a counterpart lead frame.
- 6. The method of claim 2 comprising the further step of bending said external leads in a manner which provides for efficient mating with a counterpart lead frame.
- 7. The method of claim 3 comprising the further step of bending said external leads in a manner which provides for efficient mating with a counterpart lead frame.
- 8. The method of claim 4 comprising the further step of bending said external leads in a manner which provides for efficient mating with a counterpart lead frame.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-14382 |
Jan 1992 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/006,657, filed on Jan. 21, 1993, now U.S. Pat. No. 5,309,017.
US Referenced Citations (7)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0152970 |
Dec 1979 |
JPX |
0202745 |
Dec 1982 |
JPX |
0065551 |
Apr 1985 |
JPX |
0225435 |
Nov 1985 |
JPX |
0095536 |
May 1986 |
JPX |
0137440 |
Jun 1988 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
6657 |
Jan 1993 |
|