1. Field of the Invention
The present invention relates to a method and apparatus for a controlled collapse chip connection (C4). In particular, the present invention describes a damascene process for forming a controlled collapse chip connection (C4) element.
2. Description of the Related Art
Current C4 (Controlled Collapse Chip Connection) methods primarily use plating to deposit the solder alloy. This may be done using a seed layer followed by a resist process, further followed by electrolytic plating. The seed layer typically contains the UBM (Under Bump Metallurgy) or part of the UBM. An example of UBM layers is a combination of TiW/CrCu/Cu deposited by sputtering. This is followed by electrolytic plating of a Sn/Pb alloy using a resist stencil. The resist defines the areas where the plating will occur. Subsequently, the resist is removed, and exposed seed layers are etched using wet or dry etching methods. The solder may then be sent through a high temperature furnace to allow it to melt and assume a near-spherical shape. The conventional process is depicted in
The problem with the conventional process is that its use is limited to those solder alloys which can be deposited by an electrolytic plating process.
In view of the foregoing and other exemplary problems, drawbacks, and disadvantages of the conventional methods and structures, an exemplary feature of the present invention is to provide a method and system for forming a C4 element, where the selection of the C4 metal is not constrained by the electrochemistry of plating.
In a first aspect of the present invention, a damascene method of forming a C4 element includes forming a last level metal layer on a substrate, forming a TV ILD layer on the last level metal layer, forming a lithographically patterned UBM adhesion layer including one of Ti, TiW, and CrCu, forming a mandrel layer over the UBM adhesion layer, lithographically patterning the mandrel layer to form an aperture, depositing a solder layer by one of sputtering, evaporation, physical vapor deposition, solder wave or injection molding in the aperture, planarizing the solder layer by CMP, removing the mandrel layer, reflowing the solder to ball the solder to form a ball interconnect, and joining a second substrate with an I/O pad to the ball interconnect.
The present invention uses a damascene process to form a C4 element in place of the conventional plating technique. Accordingly, selection of the C4 metal is not constrained by the electrochemistry of plating (e.g., the present invention may use additional eutectic alloys). Specifically, the present invention may use lead-free, Sn-based systems such as SnAgCu, SnCu and SnZn (drop-in for SnPb eutectic alloys because of the similarity in eutectic temperature). Also, the present invention also provides improved EM resistance relative to other Pb-free alternatives. The present invention enables the elimination of the BLM (TiW/CrCu/Cu) underlayer, which allows for a simplified forming process. Finally, the present invention enables the saving of a lithography level by pattering the TV dielectric at the same time as the mandrel layer.
The foregoing and other exemplary purposes, aspects and advantages will be better understood from the following detailed description of an exemplary embodiment of the invention with reference to the drawings, in which:
Referring now to the drawings, and more particularly to
As illustrated in
Layer 20 is the final level of copper. It is formed by depositing copper metal in the via created in the underlying dielectric level, and following with a CMP planarizing step. A typical thickness for layer 20 is 1 to 3 micrometers. Layer 40 is the final hard passivation. It is formed by depositing the desired thicknesses of oxide and nitride, followed by lithography and RIE to pattern those layers. A typical thickness for layer 40 is 0.5 to 2 micrometers. Layer 50 is the terminal metal level, typically Aluminum or Al—Cu, where the Cu is less than 1% by weight. It too is deposited, and then patterned using photolithography and RIE. A liner layer may be used under the Aluminum layer to improve adhesion. The liner may consist of a combination of Ti, TiN, Ta, TaN, or some elements thereof A typical thickness for layer 50 is 1 to 3 micrometers.
As shown in
A metal 80 (“solder”) is deposited using physical means such as sputtering, evaporation, physical vapor deposition, solder wave, or IMS injection molding (e.g., see
The metal solder layer 80 is then planarized by CMP or other means with a well-controlled total volume for subsequent reflow (e.g., see
Next, the remaining mandrel layer 60 is removed (e.g., see
Next, the metal solder layer 80 is subjected to high-temperature reflow to ball the solder to form a reflow interconnect 100 (e.g., see
Finally, a second substrate 120 with an I/O pad 130 is joined to the reflow interconnect (e.g., see
In an alternative embodiment, a spherical particle of alloy material may be disposed within a lithographically-formed aperture to create a C4 component. In another alternative embodiment, an assemblage, slurry, agglomerate, paste, emulsion, or group of particles of alloy material may be disposed within a lithographically-formed aperture to create a C4 component. In another alternative embodiment, an additional passivation layer may be formed over the chip substrate before or after the formation of the C4 element.
As indicated above, using the present invention, selection of the C4 metal is not constrained by the electrochemistry of plating (e.g., the present invention may use additional eutectic alloys). Specifically, the present invention may use lead-free, Sn-based systems such as SnAgCu, SnCu and SnZn (drop-in for SnPb eutectic alloys). Also, the present invention provides improved EM resistance relative to other Pb-free alternatives. The present invention enables the elimination of the BLM (TiW/CrCu/Cu) underlayer, which allows for a simplified forming process. Finally, the present invention enables the saving of a lithography level by pattering the TV dielectric at the same time as the mandrel layer.
While the invention has been described in terms of several exemplary embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.
Further, it is noted that, Applicants' intent is to encompass equivalents of all claim elements, even if amended later during prosecution.