This application is a continuation, pursuant to 37 C.F.R. §1.53(b), of parent application Ser. No. 09/114,204, filed on Jul. 13, 1998 now U.S. Pat. No. 6,287,893 issued Sep. 11, 2001 and entitled “METHOD FOR FORMING CHIP SCALE PACKAGE,” which application is a divisional of grandparent patent application Ser. No. 08/954,426, filed on Oct. 20, 1997 and entitled “CHIP SCALE PACKAGE USING LARGE DUCTILE SOLDER BALLS,” and the benefit of such earlier filing dates are hereby asserted pursuant to 35 U.S.C. §120.
Number | Name | Date | Kind |
---|---|---|---|
4462534 | Bitaillou et al. | Jul 1984 | A |
5024372 | Altman | Jun 1991 | A |
5220200 | Blanton | Jun 1993 | A |
5261593 | Casson et al. | Nov 1993 | A |
5281684 | Moore et al. | Jan 1994 | A |
5293067 | Thompson et al. | Mar 1994 | A |
5346861 | Khandros et al. | Sep 1994 | A |
5388327 | Trabucco | Feb 1995 | A |
5455390 | DiStefano et al. | Oct 1995 | A |
5504277 | Danner | Apr 1996 | A |
5539153 | Schwiebert et al. | Jul 1996 | A |
5541450 | Jones et al. | Jul 1996 | A |
5547740 | Higdon et al. | Aug 1996 | A |
5564617 | Degani et al. | Oct 1996 | A |
5604379 | Mori | Feb 1997 | A |
5608262 | Degani et al. | Mar 1997 | A |
5701032 | Fischer et al. | Dec 1997 | A |
5736456 | Akram | Apr 1998 | A |
5814894 | Igarashi et al. | Sep 1998 | A |
6030890 | Iwabuchi | Feb 2000 | A |
6207548 | Akram et al. | Mar 2001 | B1 |
Number | Date | Country |
---|---|---|
0 655 779 | May 1994 | EP |
Entry |
---|
Harper, “Electronic Packaging and Interconnection Handbook”, McGraw-Hill, p 5.5, 1991. |
Doane, et al., “Multichip Module Technologies and Alternatives: The Basics”, Van Nostrand Reinhold, pp 325, 346, 1993. |
Chanchani, et al., “A New mini Ball Grid Array (mBGA) Multichip Module Technology”, The International Journal of Microcircuits and Electronic Packaging, vol. 18, No. 3, 1995, pp. 185-192. |
P. Marcoux, “A Minimal Packaging Solution For Known Good Die and Direct Chip Attachment”, SMI Conf., San Jose, Aug. 1994, pp. 19-26. |
A. Badihi, et al., “Shellcase—A True Miniature Integrated Circuit Package”, Proc. Intl. FC, BGA, AP Symp., San Jose, California, Feb. 1995, pp. 244-252. |
Number | Date | Country | |
---|---|---|---|
Parent | 09/114204 | Jul 1998 | US |
Child | 09/885846 | US |