The invention generally relates to semiconductor devices, and more particularly to thin film resistors and terminal bond pads and methods of forming thin film resistors and terminal bond pads simultaneously.
In semiconductor manufacturing, a fabricated integrated circuit (IC) device is typically assembled into a package to be utilized on a printed circuit board as part of a larger circuit. In order for the leads of the package to make electrical contact with the bonding pads of the fabricated IC device, a metal bond (e.g., wire bond) is formed to make a connection between the bonding pad of the IC device and a lead extending to the package lead frame. In other configurations, such as a controlled collapse chip connection (C4), a solder ball connection is made to a ceramic or polymeric chip carrier.
In conventional wire-bond and C4 techniques, it is common to use a terminal metal (TD) aluminum pad structure between the wire in the uppermost wiring level (e.g., the terminal wire) and the wire-bond attachment or C4 ball attachment. However, the TD pad metal process involves an increased number of manufacturing steps and costs associated with the semiconductor structure. It is thus desirable to eliminate the aluminum TD pad. As such, a significant amount of research and development effort has been dedicated to the elimination of the TD layer for advanced back end of the line (BEOL) processing in an attempt to save processing costs.
In addition to bond pads, IC devices commonly include thin film resistors that are generally fabricated during BEOL processing. BEOL thin film resistors (such as tantalum nitride (TaN)) may be used to provide near-zero 1/f noise, and offer resistances that are better defined than corresponding resistors formed by diffusion into the semiconductor substrate. Additionally, resistors formed in the back end will have less parasitic capacitive coupling to the semiconductor substrate than resistors formed in the front end.
However, in current practice, the BEOL thin film resistors and TD-less bond pads are fabricated separately. Moreover, when plural devices in the uppermost wiring level each require a thin film resistor, separate processes are employed to form the respective thin-film resistors for each device. This separate fabrication results in an increased number of processing steps, which eliminates any possible realization of process cost savings that might be achievable by merely eliminating the aluminum TD pad.
Copper (Cu) interconnects are commonly used for on-chip wiring, because of low resistivity and long electromigration lifetime compared to other metals (e.g., Aluminum). However, as device dimensions shrink, the current density through the wires increases (especially in power busses), and the electromigration lifetime of Cu is no longer sufficient. Electromigration is a well known phenomena in which, generally speaking, atoms of a metal feature (e.g., wire, interconnect, via, etc.) are displaced due to the electrical current passing through the feature. The migration of atoms can result in voids in the feature, which can increase electrical resistance or cause failure of the feature, both of which negatively impact reliability of the integrated circuit.
It is common to use a refractory metal capping layer which can improve the electromigration lifetime of Cu. For example, CoWP (e.g., deposited selectively using electroless deposition) can improve the electromigration lifetime of Cu by over one hundred times than that of uncapped Cu. However, the selective deposition process used to form such capping layers are difficult to control, and leakage is often observed between neighboring lines due to inadvertent metal deposition on the dielectric.
Accordingly, there exists a need in the art to overcome the deficiencies and limitations described hereinabove.
In a first aspect of the invention, there is a method of forming a semiconductor structure, the method comprising simultaneously forming a terminal bond pad on a terminal wire and a thin film resistor on two other wires.
In another aspect of the invention, there is a method of forming a semiconductor structure. The method comprises: forming a diffusion barrier capping layer on an uppermost wiring level in which a plurality of wires are formed; forming an isolation layer on the diffusion barrier capping layer; forming openings in the diffusion barrier capping layer and the isolation layer over the plurality of wires; forming a layer of refractory metal over exposed upper surfaces of the isolation layer and the plurality of wires; and removing portions of the layer of refractory metal while leaving other portions of the layer of refractory metal on the plurality of wires.
In another aspect of the invention, there is a semiconductor structure comprising: a last wiring level including a terminal wire, two related wires, and another wire formed in a dielectric material layer; at least one of a diffusion barrier layer and an isolation layer formed on the dielectric material layer; a terminal bond pad formed on the terminal wire; a thin film resistor formed on and conductively linking the two related wires; a cap formed on the other wire; a passivation layer formed over the terminal bond pad, the thin film resistor, and the cap; and an opening formed in the passivation layer over the terminal bond pad. The terminal bond pad, the thin film resistor, and the cap are composed of portions of a common layer of refractory metal.
In another aspect of the invention, there is a method of forming a semiconductor device. The method includes: simultaneously forming a thin film resistor and a refractory metal cap over a lower wire, wherein the lower wire is in an intermediate wiring level (n); forming a next wiring level (n+1) over the thin film resistor and the cap; forming an upper wire in the next wiring level (n+1) conductively connected to the cap; and forming two related wires in the next wiring level (n+1) conductively connected to the thin film resistor.
In another aspect of the invention, there is a semiconductor structure comprising: an intermediate wiring level comprising a first wire; a barrier layer including at least one of a diffusion barrier layer and an isolation oxide layer formed over the intermediate wiring level; a cap formed on an upper surface of the first wire; a thin film resistor formed on the barrier layer; a next wiring level formed over the cap and the thin film resistor; a second wire formed in the next wiring level and in electrical contact with the cap; and third and fourth wires formed in the next wiring level and in electrical contact with the thin film resistor. The cap and the thin film resistor are composed of portions of a common layer of refractory metal.
The present invention is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present invention.
The invention generally relates to semiconductor devices, and more particularly to thin film resistors and terminal bond pads and methods of forming thin film resistors and terminal bond pads simultaneously. In embodiments, a refractory metal capping layer is formed over the entire uppermost wiring level of an IC device. The refractory metal capping layer is patterned (e.g., etched) to remove material from unwanted areas, thereby leaving the refractory metal over designated features (e.g., last level Cu wires). The remaining refractory metal may serve, for example, as a bond pad for an external connection, as a precision thin film resistor for radio frequency (RF) circuits, and as a capping layer that improves electromigration (EM) characteristics of a high current wire.
By depositing a single refractory metal capping layer and then patterning the layer, implementations of the invention provide for the simultaneous formation of bond pads, thin film resistors, and EM-improving caps. In this manner, processing steps are minimized and cost savings are realized. Moreover, processes according to aspects of the invention provide for the formation of TD-less bond pads, thin film resistors that do no increase leakage current between neighboring wires, and improved EM characteristics for Cu wires.
The structure as thus described can be made using conventional techniques known to those of skill in the art. For example, the substrate may comprise a semiconductor material, an insulating material, a conductive material, or any combination thereof. When the substrate is comprised of a semiconductor material, any semiconductor material may be used, such as, for example, Si, SiGe, SiGeC, SiC, GE alloys, GaAs, InAs, InP, and other III/V or II/VI compound semiconductors. Moreover, the present invention also contemplates cases in which the substrate is a layered semiconductor, such as, for example, Si/SiGe, Si/SiC, silicon-on-insulator (SOI), or silicon germanium-on-insulator (SGOI).
When the substrate is an insulating material, the insulating material can be an organic insulator, an inorganic insulator, or a combination thereof. When the substrate is a conducting material, the substrate may include, for example, polysilicon, elemental metal, alloys of elemental metals, metal silicide, metal nitride, or combinations thereof. When the semiconductor comprises a semiconductor material, one or more semiconductor devices, such as, for example, complementary metal oxide semiconductor (CMOS) devices can be fabricated thereon.
The dielectric material layer 20 of the last wiring level 10, and any interlevel dielectric layers, may comprise any suitable dielectric material, and may be porous or non-porous. Suitable materials include, but are not limited to, SiO2, Si3N4, SiCOH, silsesquioxanes, C doped oxides (i.e., organosilicates) that include atoms of Si, C, O, and/or H, thermosetting polyarylene ethers, SiLK (a polyarylene ether available from Dow Chemical Corporation), JSR (a spin-on silicon-carbon contained polymer material available from JSR Corporation), low-k materials, fluorinated silicate glass (FSG), etc., or layers thereof. The term “polyarylene” is used in this application to denote moieties or inertly substituted aryl moieties which are linked together by bonds, fused rings, or inert linking groups, such as, for example, oxygen, sulfur, sulfone, sulfoxide, carbonyl, and the like.
The wires 25, 27, 28, 30 may be formed in the dielectric material layer 20 using conventional techniques. In embodiments, the wires 25, 27, 28, 30 are composed of copper (Cu); however, the invention is not limited to use of Cu, and any suitable conductive material may be used.
According to aspects of the invention, wire 25 comprises a Cu wire that will be used with a bond pad to connect the semiconductor structure to an external device via a wire-bond attachment or C4 ball attachment. Also, in embodiments, wires 27 and 28 are associated with a high speed radio frequency (RF) device. Moreover, in embodiments, wire 30 is a high current wire, such as a power bus. Although four wires 25, 27, 28, 30 are shown, the invention is not limited to four wires, and any number of wires may be used within the scope of the invention. Additionally, the wires may be structured and configured for any desired intended use, and are not limited to the specific applications described in association with wires 25, 27, 28, 30. Furthermore, as is known in the art, after formation of the wires 25, 27, 28, 30, the top surface of the last wiring level 10 may be planarized, for example, by chemical mechanical polishing (CMP).
As depicted in
Still referring to
According to aspects of the invention,
As depicted in
In accordance with further aspects of the invention, and as shown in
Optionally, after formation of the bond pad 50 but before forming the passivation layer 63, an additional pad film may be formed on the bond pad. More specifically, using
In embodiments, as depicted in
Although the pad film 67 is described above as being formed using deposition, masking, and selective wet etch techniques, other methods may be used to form the pad film 67. For example, conventional lift-off techniques may be used to form the pad film 67 on the bond pad 50. Particularly, lift-off may be used to form an AlCu pad film 67 over a TaN bond pad 50. Alternatively, the pad film 67 may be formed using damascene processes.
In an alternative embodiment, the diffusion barrier capping layer and isolation oxide layer are removed from the upper surface of the dielectric material layer in the vicinity of the thin film resistor, such that no portion of the diffusion barrier capping layer and isolation oxide layer exists underneath the thin film resistor. More specifically, using the intermediate structure shown in
Subsequently, as shown in
Thereafter, a passivation layer 63 having a trench 64 may be formed, as shown in
As depicted in
Also, another diffusion barrier capping layer 200 may be formed over the exposed upper surfaces of the structure. The diffusion barrier capping layer 200 may comprise, for example, Si3N4 or SiCN (although it is not limited to these materials), and may be formed using deposition techniques described herein.
As depicted in
As further depicted in
Moreover, according to aspects of the invention, the interlevel thin film resistor 155 and the interlevel cap 160 are formed simultaneously. In this manner, embodiments of the invention provide for a reduction in the number of processing steps.
The method as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below, where applicable, are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated. Accordingly, while the invention has been described in terms of embodiments, those of skill in the art will recognize that the invention can be practiced with modifications and in the spirit and scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
3862017 | Tsunemitsu et al. | Jan 1975 | A |
3988214 | Tsunemitsu | Oct 1976 | A |
4763184 | Krieger et al. | Aug 1988 | A |
4884053 | Bougger | Nov 1989 | A |
4926542 | Bougger | May 1990 | A |
4990802 | Smooha | Feb 1991 | A |
5162896 | Takubo et al. | Nov 1992 | A |
5227655 | Kayama | Jul 1993 | A |
5254493 | Kumar | Oct 1993 | A |
5291123 | Brown | Mar 1994 | A |
5302911 | Miyashita | Apr 1994 | A |
5304839 | Chen et al. | Apr 1994 | A |
5414380 | Floyd et al. | May 1995 | A |
5502328 | Chen et al. | Mar 1996 | A |
5559659 | Strauss | Sep 1996 | A |
5581432 | Wellnitz et al. | Dec 1996 | A |
5615073 | Fried et al. | Mar 1997 | A |
5739707 | Barraclough | Apr 1998 | A |
5745149 | Park et al. | Apr 1998 | A |
5767575 | Lan et al. | Jun 1998 | A |
5796746 | Farnworth et al. | Aug 1998 | A |
5838033 | Smooha | Nov 1998 | A |
5889309 | Yu et al. | Mar 1999 | A |
5895960 | Fritz et al. | Apr 1999 | A |
5907180 | Johansson et al. | May 1999 | A |
5912507 | Dunn et al. | Jun 1999 | A |
5917348 | Chow | Jun 1999 | A |
5925922 | Rountree et al. | Jul 1999 | A |
5962151 | Pasziet et al. | Oct 1999 | A |
5977596 | Rountree et al. | Nov 1999 | A |
6034427 | Lan et al. | Mar 2000 | A |
6046433 | Gross et al. | Apr 2000 | A |
6049470 | Weale | Apr 2000 | A |
6194764 | Gossner et al. | Feb 2001 | B1 |
6240535 | Farnworth et al. | May 2001 | B1 |
6304423 | Long et al. | Oct 2001 | B1 |
6320232 | Gossner et al. | Nov 2001 | B1 |
6351363 | Wang | Feb 2002 | B1 |
6365498 | Chu et al. | Apr 2002 | B1 |
6437651 | Chigira et al. | Aug 2002 | B2 |
6452342 | Ohno | Sep 2002 | B1 |
6486051 | Sabin et al. | Nov 2002 | B1 |
6566171 | Liu et al. | May 2003 | B1 |
6605956 | Farnworth et al. | Aug 2003 | B2 |
6639772 | Chuang et al. | Oct 2003 | B2 |
6660624 | Tzeng et al. | Dec 2003 | B2 |
6664141 | Castagnetti et al. | Dec 2003 | B1 |
6707680 | Schaper | Mar 2004 | B2 |
6731110 | Church | May 2004 | B2 |
6737745 | Sabin et al. | May 2004 | B2 |
6747940 | Ohno | Jun 2004 | B2 |
6801048 | Farnworth et al. | Oct 2004 | B2 |
6828653 | Castagnetti et al. | Dec 2004 | B1 |
6876028 | Coolbaugh et al. | Apr 2005 | B1 |
6890810 | Amadon et al. | May 2005 | B2 |
6973837 | Barnett | Dec 2005 | B2 |
6983535 | Crockett et al. | Jan 2006 | B2 |
7012192 | Stevenson et al. | Mar 2006 | B2 |
7034560 | Farnworth et al. | Apr 2006 | B2 |
7038571 | Dunn et al. | May 2006 | B2 |
7038900 | Stevenson et al. | May 2006 | B2 |
7042232 | Jacobs | May 2006 | B1 |
7087977 | Nakayama et al. | Aug 2006 | B2 |
7144490 | Cheng et al. | Dec 2006 | B2 |
7145218 | Eshun | Dec 2006 | B2 |
7164567 | Litwin et al. | Jan 2007 | B2 |
7193255 | Asano | Mar 2007 | B2 |
7199446 | Mei et al. | Apr 2007 | B1 |
7205173 | Brunson et al. | Apr 2007 | B2 |
7217981 | Coolbaugh et al. | May 2007 | B2 |
7265433 | Pillai et al. | Sep 2007 | B2 |
7301436 | Hopper et al. | Nov 2007 | B1 |
7310216 | Stevenson et al. | Dec 2007 | B2 |
7375021 | Edelstein et al. | May 2008 | B2 |
7394110 | Coolbaugh et al. | Jul 2008 | B2 |
7528048 | Coolbaugh et al. | May 2009 | B2 |
20020037643 | Ishimaru | Mar 2002 | A1 |
20020084526 | Kasai | Jul 2002 | A1 |
20030164532 | Liu et al. | Sep 2003 | A1 |
20050067701 | Coolbaugh et al. | Mar 2005 | A1 |
20050134240 | McClure | Jun 2005 | A1 |
20050156278 | Coolbaugh et al. | Jul 2005 | A1 |
20060057831 | Daubenspeck et al. | Mar 2006 | A1 |
20060066328 | Clegg et al. | Mar 2006 | A1 |
20060087400 | Chinthakindi et al. | Apr 2006 | A1 |
20060118963 | Yamada | Jun 2006 | A1 |
20060208360 | Yiu et al. | Sep 2006 | A1 |
20070040239 | Chinthakindi et al. | Feb 2007 | A1 |
20090206460 | Reyes et al. | Aug 2009 | A1 |
Number | Date | Country |
---|---|---|
451301 | Aug 2001 | TW |
Entry |
---|
International Search Report in PCT/EP2009/067495, May 11, 2010, 5 pages. |
International Preliminary Report on Patentability and Written Opinion in PCT/EP2009/067495, Jun. 29, 2011, 12 pages. |
Number | Date | Country | |
---|---|---|---|
20100155893 A1 | Jun 2010 | US |