Claims
- 1. A method of forming an integrated circuit chip packaging structure on a substrate comprising the following steps:
- A. on a substrate comprising a pattern of terminal means, depositing a conductive layer on at least one portion of said substrate;
- B. depositing a polymeric layer on at least a portion of said conductive layer;
- C. forming a pattern of openings in said polymeric layer that correspond to said pattern of terminal means;
- D. removing said polymeric layer in the area of said openings and thereby forming a patterned polymeric layer;
- E. selectively depositing a photoresist layer over said patterned polymeric layer;
- F. forming a pattern of at least one board connection terminal and at least one chip connection terminal, by providing a framing of said photoresist layer in the area of said at least one board connection terminal and a cover of said photoresist layer in the area of said chip connection terminal;
- G. forming said at least one board connection terminal by forming a conductive bump on said conductive layer inside said framing;
- H. removing portions of said polymeric layer and said conductive layer from undesired regions; and,
- I. finally removing any residue of said photoresist layer.
- 2. The method of claim 1, further comprises removing said cover of said photoresist layer in the area of said at least one chip connection terminal and forming a conductive bump over said at least one chip connection terminal.
- 3. The method of claim 1, further comprises forming an interconnect wiring using said conductive layer that was deposited on at least a portion of said substrate.
- 4. The method of claim 1, wherein said conductive layer is a composition of chrome, copper and gold.
- 5. The method of claim 2, wherein said conductive layer is a composition of chrome, copper and gold.
- 6. The method of claim 1, wherein said polymeric layer comprises polyimide.
- 7. The method of claim 2, wherein said polymeric layer comprises polyimide.
- 8. The method of claim 3, wherein said polymeric layer comprises polyimide.
- 9. The method of claim 1, wherein said conductive bump is formed by plating.
- 10. The method of claim 2, wherein said conductive bump is formed by plating.
- 11. The method of claim 1, wherein said conductive layer is a barrier-seed layer.
- 12. The method of claim 11, wherein said barrier-seed layer comprises chrome, copper and gold.
- 13. The method of claim 1, wherein the thickness of said polymeric layer is in the range of 0.7 to 1.0 micron.
- 14. The method of claim 1, wherein at least one of said bump has a mushroom-like shape.
- 15. The method of claim 1, wherein the bump is a gold bump.
- 16. The method of claim 1, wherein at least two conductive bumps are formed on said substrate.
- 17. The method of claim 16, wherein at least one of said bump is a solder bump.
- 18. The method of claim 16, wherein at least one of said bump is a gold bump.
- 19. The method of claim 16, wherein at least one of said bump is a solder bump and at least one of said bump is a gold bump.
- 20. The method of claim 2, further comprises forming a polymeric layer over at least a portion of said interconnect wiring to act as a protection layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
89113765.5 |
Jul 1989 |
EPX |
|
Parent Case Info
This is a divisional patent application of U.S. patent application Ser. No. 07/529,827, filed on May 29, 1990, now U.S. Pat. No. 5,010,389.
US Referenced Citations (12)
Foreign Referenced Citations (13)
Number |
Date |
Country |
0083020 |
Dec 1982 |
EPX |
0114211 |
Nov 1983 |
EPX |
0163172 |
May 1985 |
EPX |
0246458 |
Nov 1987 |
EPX |
2529013 |
Jun 1983 |
FRX |
56-18446 |
Feb 1981 |
JPX |
57-73952 |
May 1982 |
JPX |
57-95634 |
Jun 1982 |
JPX |
6240770 |
Feb 1987 |
JPX |
63273337 |
Nov 1988 |
JPX |
63308352 |
Dec 1988 |
JPX |
642339 |
Jan 1989 |
JPX |
8602490 |
Apr 1986 |
WOX |
Non-Patent Literature Citations (3)
Entry |
J. C. Edwards, "Photo-Defined Lamination For Chip Bonding" IBM Technical Disclosure Bulletin, vol. 25, No. 4., Sep. 1982, pp. 1952-1953. |
R. J. Callimari, et al., "X-Ray Lithography Enhancements/Extension" IBM Technical Disclosure Bulletin, vol. 24, No. 7A, Dec. 1981, pp. 3451-3452. |
L. Kuhn et al., "High Density, Low-Temperature Solder Reflow Bonding of Silicon Chips to Plastic Substrates" vol. 18, No. 10, Mar. 1976, p. 3477. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
529827 |
May 1990 |
|