Claims
- 1. A method for producing a semiconductor integrated circuit device comprising the steps of:
- (a) providing a compound semiconductor substrate having a semi-insulating compound semiconductor surface region;
- (b) forming an active element laminated layer on the surface region including compound semiconductor layers having a first conductivity type and a second conductivity type opposite the first conductivity type, respectively;
- (c) forming a groove extending into the surface region by etching portions of the laminated layer and the surface region;
- (d) filling the groove with a semi-insulating compound semiconductor so as to form an isolation region for electrically isolating active elements from each other; and
- (e) forming an active element in the isolated regions of the laminated layer.
- 2. A method according to claim 1, wherein said steps a) and b) include forming the compound semiconductor of the surface region and the laminated layer of a Group III-V compound semiconductor.
- 3. A method according to claim 2, wherein said step a) includes forming the compound semiconductor of a material selected from the group consisting of Ga.sub.x In.sub.1-x AsP.sub.1-x, Ga.sub.x Al.sub.1-x As.sub.y P.sub.1-y, Ga.sub.x Al.sub.1-x As.sub.x Sb.sub.1-x, In.sub.x Ga.sub.y Al.sub.1-x-y P, In.sub.x Al.sub.1-x P.sub.x As.sub.1-x, In.sub.x Al.sub.1-x P.sub.x Sb.sub.1-x, and Ga.sub.x Al.sub.1-x P.sub.x Sb.sub.1-x :
- wherein
- 0.ltoreq.x.ltoreq.1 and
- 0.ltoreq.y.ltoreq.1.
- 4. A method according to claim 1, wherein said step d) includes forming the semi-insulating compound semiconductor of the isolation region of an intrinsic Group III-V compound semiconductor.
- 5. A method according to claim 4, wherein said step d) further comprises the substep of forming the intrinsic compound semiconductor of a material selected from the group consisting of Ga.sub.x In.sub.1-x As.sub.x P.sub.1-x, Ga.sub.x Al.sub.1-x As.sub.y P.sub.1-y, Ga.sub.x Al.sub.1-x As.sub.x Sb.sub.1-x, In.sub.x Ga.sub.y Al.sub.1-x-y P, In.sub.x Al.sub.1-x P.sub.x As.sub.1-x, InAl.sub.1-x P.sub.x Sb.sub.1-x, and Ga.sub.x Al.sub.1-x P.sub.x Sb.sub.1-x :
- wherein
- 0.ltoreq.x.ltoreq.1 and
- 0.ltoreq.y.ltoreq.1.
- 6. A method according to claim 1, wherein said step b) of forming the active element laminated layer includes the substeps of:
- (i) forming a collector semiconductor layer having the first conductivity type;
- (ii) forming a base semiconductor layer having the second conductivity type; and
- (iii) forming an emitter semiconductor layer having the first conductivity type, and
- wherein said step e) of forming the active elements includes the substeps of:
- (i) forming a collector electrode on the collector semiconductor layer;
- (ii) forming a base electrode on the base semiconductor layer; and
- (iii) forming an emitter electrode on the emitter semiconductor layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
59-229181 |
Oct 1984 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 792,686, filed on Oct. 29, 1985, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0045181 |
Feb 1982 |
EPX |
0050064 |
Apr 1982 |
EPX |
0119089 |
Sep 1984 |
EPX |
0143656 |
Jun 1985 |
EPX |
59-54271 |
Mar 1984 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Blum et al., IBM Tech. Disc. Bull., vol. 13, No. 9 (Feb. 1971), p. 2494. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
792686 |
Oct 1985 |
|